RUNTIME PERSISTENCE
    3.
    发明申请
    RUNTIME PERSISTENCE 审中-公开
    运行持续时间

    公开(公告)号:US20150186278A1

    公开(公告)日:2015-07-02

    申请号:US14141255

    申请日:2013-12-26

    IPC分类号: G06F12/08 G11C14/00 G06F12/02

    摘要: Apparatus, systems, and methods to manage memory operations are described. In one embodiment, a controller is coupled to a processor unit, and comprising logic to block additional transactions on the processor unit, initiate a cache flush to flush data from cache memory coupled to the processor unit to a memory controller buffer, block incoming data from the cache memory, and initiate a buffer flush to flush data from the memory controller buffer to a nonvolatile memory. Other examples are also disclosed and claimed.

    摘要翻译: 描述了管理存储器操作的装置,系统和方法。 在一个实施例中,控制器耦合到处理器单元,并且包括用于阻止处理器单元上的附加事务的逻辑,启动高速缓冲存储器刷新以将耦合到处理器单元的高速缓冲存储器中的数据与存储器控制器缓冲器相冲突, 缓冲存储器,并启动缓冲区刷新以将数据从存储器控制器缓冲区刷新到非易失性存储器。 还公开并要求保护其他实例。

    METHOD AND APPARATUS FOR SETTING AN I/O BANDWIDTH-BASED PROCESSOR FREQUENCY FLOOR
    6.
    发明申请
    METHOD AND APPARATUS FOR SETTING AN I/O BANDWIDTH-BASED PROCESSOR FREQUENCY FLOOR 有权
    用于设置基于I / O带宽处理器频率地板的方法和装置

    公开(公告)号:US20140129858A1

    公开(公告)日:2014-05-08

    申请号:US13992706

    申请日:2011-12-21

    IPC分类号: G06F1/32

    CPC分类号: G06F1/324 G06F13/382

    摘要: An apparatus and method for managing a frequency of a computer processor. The apparatus includes a power control unit (PCU) to manage power in a computer processor. ThePCU includes a data collection module to obtain transaction rate data from a plurality of communication ports in the computer processor and a frequency control logic module coupled to the data collection module, the frequency control logic to calculate a minimum processor interconnect frequency for the plurality of communication ports to handle traffic without significant added latency and to override the processor interconnect frequency to meet the calculated minimum processor interconnect frequency.

    摘要翻译: 一种用于管理计算机处理器的频率的装置和方法。 该装置包括用于管理计算机处理器中的电力的功率控制单元(PCU)。 PCU包括数据采集模块,用于从计算机处理器中的多个通信端口获得交易速率数据,以及耦合到数据收集模块的频率控制逻辑模块,频率控制逻辑来计算多个 通信端口来处理流量而没有显着增加的延迟,并且覆盖处理器互连频率以满足计算的最小处理器互连频率。

    DYNAMIC POWER LIMIT SHARING IN A PLATFORM
    7.
    发明申请
    DYNAMIC POWER LIMIT SHARING IN A PLATFORM 有权
    动态功率限制在平台中共享

    公开(公告)号:US20130332753A1

    公开(公告)日:2013-12-12

    申请号:US13976687

    申请日:2012-03-29

    IPC分类号: G06F1/26

    摘要: A method and apparatus for dynamic power limit sharing among the modules in the platform. In one embodiment of the invention, the platform comprises a processor and memory modules. By expanding the power domain to include the processor and the memory modules, dynamic sharing of the power budget of the platform between the processor and the memory modules is enabled. For low-bandwidth workloads, the dynamic sharing of the power budget offers significant opportunity for the processor to increase its frequency by using the headroom in the memory power and vice versa. This enables higher peak performance for the same total platform power budget in one embodiment of the invention.

    摘要翻译: 一种用于在平台中的模块之间动态功率限制共享的方法和装置。 在本发明的一个实施例中,平台包括处理器和存储器模块。 通过扩展功率域以包括处理器和存储器模块,能够在处理器和存储器模块之间动态共享平台的功率预算。 对于低带宽工作负载,功率预算的动态共享为处理器通过使用存储器电源中的余量增加频率提供了重要机会,反之亦然。 这在本发明的一个实施例中能够实现相同的总平台功率预算的更高峰值性能。