SMART MEMORY BUFFERS
    2.
    发明申请

    公开(公告)号:US20150193158A1

    公开(公告)日:2015-07-09

    申请号:US14417220

    申请日:2012-10-30

    IPC分类号: G06F3/06

    摘要: An example method involves receiving, at a first memory node, data to be written at a memory location in the first memory node. The data is received from a device. At the first memory node, old data is read from the memory location, without sending the old data to the device. The data is written to the memory location. The data and the old data are sent from the first memory node to a second memory node to store parity information in the second memory node without the device determining the parity information. The parity information is based on the data stored in the first memory node.

    摘要翻译: 一种示例性方法涉及在第一存储器节点处接收要写入第一存储器节点中的存储器位置的数据。 从设备接收数据。 在第一个存储器节点,从存储器位置读取旧数据,而不将旧数据发送到设备。 数据被写入存储器位置。 将数据和旧数据从第一存储器节点发送到第二存储器节点,以将奇偶校验信息存储在第二存储器节点中,而不需要设备确定奇偶校验信息。 奇偶校验信息基于存储在第一存储器节点中的数据。

    Tier identification (TID) for tiered memory characteristics
    3.
    发明授权
    Tier identification (TID) for tiered memory characteristics 有权
    分层记忆特征的层次识别(TID)

    公开(公告)号:US08683125B2

    公开(公告)日:2014-03-25

    申请号:US13286681

    申请日:2011-11-01

    IPC分类号: G06F12/00

    摘要: A tier identification (TID) is to indicate a characteristic of a memory region associated with a virtual address in a tiered memory system. A thread may be serviced according to a first path based on the TID indicating a first characteristic. The thread may be serviced according to a second path based on the TID indicating a second characteristic.

    摘要翻译: 层标识(TID)是指示与分层存储器系统中的虚拟地址相关联的存储器区域的特性。 可以基于指示第一特征的TID根据第一路径来服务线程。 可以基于指示第二特征的TID根据第二路径来服务线程。

    RECONFIGURABLE CROSSBAR NETWORKS
    4.
    发明申请
    RECONFIGURABLE CROSSBAR NETWORKS 有权
    可重构的十字路口网络

    公开(公告)号:US20140040528A1

    公开(公告)日:2014-02-06

    申请号:US13563074

    申请日:2012-07-31

    IPC分类号: G06F13/36

    摘要: Reconfigurable crossbar networks, and devices, systems and methods, including hardware in the form of logic (e.g. application specific integrated circuits (ASICS)), and software in the form of machine readable instructions stored on machine readable media (e.g., flash, non-volatile memory, etc.), which implement the same, are provided. An example of a reconfigurable crossbar network includes a crossbar. A plurality of endpoints is coupled to the crossbar. The plurality of endpoints is grouped into regions at design time of the crossbar network. A plurality of regional interconnects are provided. Each regional interconnect connects a group of endpoints within a given region.

    摘要翻译: 可重构的交叉网络以及设备,系统和方法,包括逻辑形式的硬件(例如专用集成电路(ASICS))以及存储在机器可读介质(例如,闪存, 易失性存储器等),其实现相同。 可重构交叉网络的示例包括交叉开关。 多个端点耦合到横杆。 多个端点在交叉网络的设计时被分组成区域。 提供了多个区域互连。 每个区域互连连接给定区域内的一组端点。

    NON-VOLATILE MEMORY PHYSICAL NETWORKS
    5.
    发明申请
    NON-VOLATILE MEMORY PHYSICAL NETWORKS 有权
    非易失性存储器物理网络

    公开(公告)号:US20130339468A1

    公开(公告)日:2013-12-19

    申请号:US13524659

    申请日:2012-06-15

    IPC分类号: G06F15/167 H04W8/00

    CPC分类号: G06F17/30 G06F11/00

    摘要: A method for communication between computing devices includes identifying the parameters of a data transfer between a source computing device and a target computing device and identifying communication paths between a source computing device and target computing device, in which at least one of the communications paths is a physical network. A communication path is selected for the data transfer. When a data transfer over the physical network is selected as a communication path, a nonvolatile memory (NVM) unit is removed from the source computing device and placed in a cartridge and the cartridge is programmed with transfer information. The NVM unit and cartridge are transported through the physical network to the target computing device according to the transfer information and the NVM unit is electrically connected to the target computing device.

    摘要翻译: 用于计算设备之间的通信的方法包括识别源计算设备和目标计算设备之间的数据传输的参数,以及识别源计算设备与目标计算设备之间的通信路径,其中至少一个通信路径为 物理网络。 选择通信路径进行数据传输。 当通过物理网络的数据传输被选择为通信路径时,从源计算设备移除非易失性存储器(NVM)单元并将其放置在盒中,并且用传送信息对盒进行编程。 NVM单元和盒式磁带根据传输信息通过物理网络传输到目标计算设备,并且NVM单元电连接到目标计算设备。

    Hybrid Memory Module
    6.
    发明申请
    Hybrid Memory Module 审中-公开
    混合内存模块

    公开(公告)号:US20130329491A1

    公开(公告)日:2013-12-12

    申请号:US13494761

    申请日:2012-06-12

    IPC分类号: G11C7/10 G11C11/00 G11C16/04

    CPC分类号: G11C5/04 G11C11/005

    摘要: A hybrid. memory module. The module includes at least two heterogeneous memory devices and a memory buffer in communication with the memory devices to read data from any one of the memory devices and write the data to any other of the memory devices.

    摘要翻译: 混合动力 内存模块 该模块包括至少两个异构存储器件和与存储器件通信的存储器缓冲器,以从存储器件中的任何一个读取数据,并将数据写入存储器件中的任何其它存储器件。

    Securing non-volatile memory regions
    8.
    发明授权
    Securing non-volatile memory regions 有权
    保护非易失性存储器区域

    公开(公告)号:US08516271B2

    公开(公告)日:2013-08-20

    申请号:US13046381

    申请日:2011-03-11

    IPC分类号: H04L9/14 H04L9/30

    摘要: Methods, apparatus and articles of manufacture to secure non-volatile memory regions are disclosed. An example method disclosed herein comprises associating a first key pair and a second key pair different than the first key pair with a process, using the first key pair to secure a first region of a non-volatile memory for the process, and using the second key pair to secure a second region of the non-volatile memory for the same process, the second region being different than the first region.

    摘要翻译: 公开了用于安全非易失性存储器区域的方法,装置和制品。 本文公开的示例性方法包括:使用第一密钥对来将与第一密钥对不同的第一密钥对和第二密钥对与过程相关联,以使得用于该过程的非易失性存储器的第一区域被固定,并且使用第二密钥对 密钥对以固定用于相同处理的非易失性存储器的第二区域,第二区域不同于第一区域。

    RETENTION-VALUE ASSOCITED MEMORY
    9.
    发明申请
    RETENTION-VALUE ASSOCITED MEMORY 有权
    保留价值相关记忆

    公开(公告)号:US20120272039A1

    公开(公告)日:2012-10-25

    申请号:US13092911

    申请日:2011-04-23

    IPC分类号: G06F12/06

    摘要: A memory component or subsystem is provided. The memory comprises one or more memory devices and one or more write controllers within each of the one or more memory devices that each controls memory-device components to write input data values into a plurality of memory cells within a memory device that represents a unit of stored data addressed by a logical-address-space address, the write controller applying a current to the plurality of memory cells during a WRITE operation with a magnitude that corresponds to a retention value associated with the logical-address-space address.

    摘要翻译: 提供存储器组件或子系统。 存储器包括一个或多个存储器设备和一个或多个存储器设备内的每一个中的一个或多个写入控制器,每个存储器设备各自控制存储器设备组件以将输入数据值写入到存储器设备内的多个存储器单元中, 由逻辑地址空间地址寻址的存储的数据,所述写入控制器在写入操作期间以对应于与所述逻辑地址空间地址相关联的保留值的大小施加电流到所述多个存储器单元。

    WRITE-ABSORBING BUFFER FOR NON-VOLATILE MEMORY
    10.
    发明申请
    WRITE-ABSORBING BUFFER FOR NON-VOLATILE MEMORY 有权
    用于非易失性存储器的写吸收缓冲器

    公开(公告)号:US20120254507A1

    公开(公告)日:2012-10-04

    申请号:US13077842

    申请日:2011-03-31

    IPC分类号: G06F12/02

    摘要: A write-absorbing, volatile memory buffer for use with a processor module and a non-volatile memory is disclosed. The write-absorbing buffer operates as a dirty cache that can be used to look up both read and write requests, although allocating new blocks only for write requests and not read requests. The blocks are small sized, and a write-only least-recently used cache replacement policy is used to transfer data in the blocks to the non-volatile memory. The write-absorbing buffer can be used to store copy-on-write pages for at least one virtual machine associated with the processor module and reduce write overhead to the non-volatile memory.

    摘要翻译: 公开了一种与处理器模块和非易失性存储器一起使用的写吸收式易失性存储器缓冲器。 写缓冲缓冲区作为一个脏高速缓存,可用于查找读写请求,尽管只为写请求而不是读请求分配新块。 这些块是小尺寸的,并且只写最少最近使用的高速缓存替换策略用于将块中的数据传送到非易失性存储器。 写吸收缓冲器可用于存储与处理器模块相关联的至少一个虚拟机的写时复制页面,并减少对非易失性存储器的写入开销。