Serial magnetic logic unit architecture

    公开(公告)号:US09728233B2

    公开(公告)日:2017-08-08

    申请号:US14732561

    申请日:2015-06-05

    摘要: An apparatus has magnetic logic units a logic circuit configured to receive a serial input bit stream at an input node. Individual bits of data from the serial input bit stream are serially written into individual magnetic logic units without buffering the serial input bit stream between the input node and the individual magnetic logic units. Individual bits of data from individual magnetic logic units are serially read to produce a serial output bit stream on an output node without buffering the serial output bit stream between the individual magnetic logic units and the output node.

    Serial Magnetic Logic Unit Architecture
    3.
    发明申请
    Serial Magnetic Logic Unit Architecture 有权
    串行逻辑单元架构

    公开(公告)号:US20150357006A1

    公开(公告)日:2015-12-10

    申请号:US14732561

    申请日:2015-06-05

    IPC分类号: G11C7/00 G06F3/06

    摘要: An apparatus has magnetic logic units a logic circuit configured to receive a serial input bit stream at an input node. Individual bits of data from the serial input bit stream are serially written into individual magnetic logic units without buffering the serial input bit stream between the input node and the individual magnetic logic units. Individual bits of data from individual magnetic logic units are serially read to produce a serial output bit stream on an output node without buffering the serial output bit stream between the individual magnetic logic units and the output node.

    摘要翻译: 一种装置具有磁逻辑单元,逻辑电路被配置为在输入节点处接收串行输入位流。 来自串行输入比特流的单独的数据位被串行地写入单个磁逻辑单元,而不在输入节点和各个逻辑单元之间缓冲串行输入比特流。 串行读取来自各个逻辑单元的单独的数据位以在输出节点上产生串行输出比特流,而不会缓冲各个逻辑单元与输出节点之间的串行输出比特流。