ELECTRICAL FUSE HAVING SUBLITHOGRAPHIC CAVITIES THEREUPON
    1.
    发明申请
    ELECTRICAL FUSE HAVING SUBLITHOGRAPHIC CAVITIES THEREUPON 有权
    电子保险丝具有相关的地理位置

    公开(公告)号:US20090026574A1

    公开(公告)日:2009-01-29

    申请号:US11828718

    申请日:2007-07-26

    IPC分类号: H01L23/525 H01L21/768

    摘要: An electrical fuse and a first dielectric layer thereupon are formed on a semiconductor substrate. Self-assembling block copolymers containing two or more different polymeric block components are applied into a recessed region surrounded by a dielectric template layer. The self-assembling block copolymers are then annealed to form a pattern of multiple circles having a sublithographic diameter. The pattern of multiple circles is transferred into the first dielectric layer by a reactive ion etch, wherein the portion of the first dielectric layer above the fuselink has a honeycomb pattern comprising multiple circular cylindrical holes. A second dielectric layer is formed over the circular cylindrical holes by a non-conformal chemical vapor deposition and sublithographic cavities are formed on the fuselink. The sublithographic cavities provide enhanced thermal insulation relative to dielectric materials to the fuselink so that the electrical fuse may be programmed with less programming current.

    摘要翻译: 在半导体衬底上形成电熔丝和第一电介质层。 含有两个或更多个不同聚合物嵌段组分的自组装嵌段共聚物被施加到由电介质模板层包围的凹陷区域中。 然后将自组装嵌段共聚物退火以形成具有亚光刻直径的多个圆的图案。 通过反应离子蚀刻将多个圆圈的图案转移到第一介电层中,其中,在熔体上方的第一介电层的部分具有包括多个圆柱形孔的蜂窝图案。 通过非共形化学气相沉积在圆柱形孔上方形成第二介电层,并在融合体上形成亚光刻腔。 亚光刻腔相对于介质材料提供与熔丝相关的增强的热绝缘,使得电熔丝可以用较少的编程电流编程。

    Electrical fuse having sublithographic cavities thereupon

    公开(公告)号:US07785937B2

    公开(公告)日:2010-08-31

    申请号:US12561689

    申请日:2009-09-17

    IPC分类号: H01L21/82

    摘要: An electrical fuse and a first dielectric layer thereupon are formed on a semiconductor substrate. Self-assembling block copolymers containing two or more different polymeric block components are applied into a recessed region surrounded by a dielectric template layer. The self-assembling block copolymers are then annealed to form a pattern of multiple circles having a sublithographic diameter. The pattern of multiple circles is transferred into the first dielectric layer by a reactive ion etch, wherein the portion of the first dielectric layer above the fuselink has a honeycomb pattern comprising multiple circular cylindrical holes. A second dielectric layer is formed over the circular cylindrical holes by a non-conformal chemical vapor deposition and sublithographic cavities are formed on the fuselink. The sublithographic cavities provide enhanced thermal insulation relative to dielectric materials to the fuselink so that the electrical fuse may be programmed with less programming current.

    Electrical fuse having a cavity thereupon
    4.
    发明授权
    Electrical fuse having a cavity thereupon 有权
    电熔丝在其上具有腔体

    公开(公告)号:US07825490B2

    公开(公告)日:2010-11-02

    申请号:US11779424

    申请日:2007-07-18

    IPC分类号: H01L29/93

    摘要: An electrical fuse is formed on a semiconductor substrate and a first dielectric layer is formed over the electrical fuse. At least one opening is formed by lithographic methods and a reactive ion etch in the first dielectric layer down to a top surface of the electrical fuse or down to shallow trench isolation. A second dielectric layer is deposited by a non-conformal deposition. Thickness of the second dielectric layer on the sidewalls of the at least one opening increases with height so that at least one cavity encapsulated by the second dielectric layer is formed in the at least one opening. The at least one cavity provides enhanced thermal isolation of the electrical fuse since the cavity provides superior thermal isolation than a dielectric material.

    摘要翻译: 在半导体衬底上形成电熔丝,并在电熔丝上方形成第一电介质层。 至少一个开口通过光刻方法和第一电介质层中的反应离子蚀刻形成至电熔丝的顶表面或者至浅沟槽隔离。 通过非共形沉积沉积第二介电层。 至少一个开口的侧壁上的第二电介质层的厚度随着高度而增加,使得在至少一个开口中形成由第二介电层包封的至少一个空腔。 至少一个空腔提供了电熔丝的增强的热隔离,因为空腔提供比电介质材料更好的热隔离。

    Electrical fuse having sublithographic cavities thereupon
    5.
    发明授权
    Electrical fuse having sublithographic cavities thereupon 有权
    电熔断器具有亚光刻腔

    公开(公告)号:US07675137B2

    公开(公告)日:2010-03-09

    申请号:US11828718

    申请日:2007-07-26

    IPC分类号: H01L29/93

    摘要: An electrical fuse and a first dielectric layer thereupon are formed on a semiconductor substrate. Self-assembling block copolymers containing two or more different polymeric block components are applied into a recessed region surrounded by a dielectric template layer. The self-assembling block copolymers are then annealed to form a pattern of multiple circles having a sublithographic diameter. The pattern of multiple circles is transferred into the first dielectric layer by a reactive ion etch, wherein the portion of the first dielectric layer above the fuselink has a honeycomb pattern comprising multiple circular cylindrical holes. A second dielectric layer is formed over the circular cylindrical holes by a non-conformal chemical vapor deposition and sublithographic cavities are formed on the fuselink. The sublithographic cavities provide enhanced thermal insulation relative to dielectric materials to the fuselink so that the electrical fuse may be programmed with less programming current.

    摘要翻译: 在半导体衬底上形成电熔丝和第一电介质层。 含有两个或更多个不同聚合物嵌段组分的自组装嵌段共聚物被施加到由电介质模板层包围的凹陷区域中。 然后将自组装嵌段共聚物退火以形成具有亚光刻直径的多个圆的图案。 通过反应离子蚀刻将多个圆圈的图案转移到第一介电层中,其中,在熔体上方的第一介电层的部分具有包括多个圆柱形孔的蜂窝图案。 通过非共形化学气相沉积在圆柱形孔上方形成第二介电层,并在融合体上形成亚光刻腔。 亚光刻腔相对于介质材料提供与熔丝相关的增强的热绝缘,使得电熔丝可以用较少的编程电流编程。

    ELECTRICAL FUSE WITH SUBLITHOGRAPHIC DIMENSION
    6.
    发明申请
    ELECTRICAL FUSE WITH SUBLITHOGRAPHIC DIMENSION 审中-公开
    电子保险丝

    公开(公告)号:US20080308900A1

    公开(公告)日:2008-12-18

    申请号:US11761403

    申请日:2007-06-12

    IPC分类号: H01L29/00 G03F1/00

    CPC分类号: G03F1/40 G03F1/36

    摘要: A photolithography mask contains at least one sublithographic assist feature (SLAF) such that the image of the fuselink shape on a photoresist contains a constructive interference portion and two neck portions. The width of the constructive interference portion is substantially the same as a critical dimension of the lithography tool and the widths of the two neck portions are sublithographic dimensions. The image on a photoresist is subsequently transferred into an underlying semiconductor layer to form an electrical fuse. The fuselink contains a constructive interference portion having a first width which is substantially the same as the critical dimension of the lithography tool and two neck portions having sublithographic widths. The inventive electrical fuse may be programmed with less voltage bias, current, and energy compared to prior art electrical fuses.

    摘要翻译: 光刻掩模包含至少一个亚光刻辅助特征(SLAF),使得光致抗蚀剂上的熔体形状的图像包含相长的干涉部分和两个颈部。 构造干涉部分的宽度基本上与光刻工具的临界尺寸相同,并且两个颈部的宽度是亚光刻尺寸。 随后将光致抗蚀剂上的图像转移到下面的半导体层中以形成电熔丝。 熔丝包含具有与光刻工具的临界尺寸基本相同的第一宽度和具有亚光刻宽度的两个颈部的构造干涉部分。 与现有技术的电熔丝相比,本发明的电熔丝可被编程为具有更少的电压偏置,电流和能量。

    Non-planar fuse structure including angular bend
    7.
    发明授权
    Non-planar fuse structure including angular bend 失效
    非平面保险丝结构包括角度弯曲

    公开(公告)号:US07777297B2

    公开(公告)日:2010-08-17

    申请号:US11693041

    申请日:2007-03-29

    IPC分类号: H01L29/41

    摘要: A fuse structure includes a non-planar fuse material layer typically located over and replicating a topographic feature within a substrate. The non-planar fuse material layer includes an angular bend that assists in providing a lower severance current within the non-planar fuse material layer.

    摘要翻译: 熔丝结构包括通常位于衬底内并且复制衬底内的形貌特征的非平面熔断体材料层。 非平面熔断体材料层包括有助于在非平面熔断体材料层内提供较低切断电流的角弯曲。

    ELECTRICAL FUSE HAVING SUBLITHOGRAPHIC CAVITIES THEREUPON
    8.
    发明申请
    ELECTRICAL FUSE HAVING SUBLITHOGRAPHIC CAVITIES THEREUPON 失效
    电子保险丝具有相关的地理位置

    公开(公告)号:US20100005649A1

    公开(公告)日:2010-01-14

    申请号:US12561689

    申请日:2009-09-17

    IPC分类号: H01H69/02

    摘要: An electrical fuse and a first dielectric layer thereupon are formed on a semiconductor substrate. Self-assembling block copolymers containing two or more different polymeric block components are applied into a recessed region surrounded by a dielectric template layer. The self-assembling block copolymers are then annealed to form a pattern of multiple circles having a sublithographic diameter. The pattern of multiple circles is transferred into the first dielectric layer by a reactive ion etch, wherein the portion of the first dielectric layer above the fuselink has a honeycomb pattern comprising multiple circular cylindrical holes. A second dielectric layer is formed over the circular cylindrical holes by a non-conformal chemical vapor deposition and sublithographic cavities are formed on the fuselink. The sublithographic cavities provide enhanced thermal insulation relative to dielectric materials to the fuselink so that the electrical fuse may be programmed with less programming current.

    摘要翻译: 在半导体衬底上形成电熔丝和第一电介质层。 含有两个或更多个不同聚合物嵌段组分的自组装嵌段共聚物被施加到由电介质模板层包围的凹陷区域中。 然后将自组装嵌段共聚物退火以形成具有亚光刻直径的多个圆的图案。 通过反应离子蚀刻将多个圆圈的图案转移到第一介电层中,其中,在熔体上方的第一介电层的部分具有包括多个圆柱形孔的蜂窝图案。 通过非共形化学气相沉积在圆柱形孔上方形成第二介电层,并在融合体上形成亚光刻腔。 亚光刻腔相对于介质材料提供与熔丝相关的增强的热绝缘,使得电熔丝可以用较少的编程电流编程。

    ELECTRICAL FUSE HAVING A CAVITY THEREUPON
    9.
    发明申请
    ELECTRICAL FUSE HAVING A CAVITY THEREUPON 有权
    具有密封性的电保险丝

    公开(公告)号:US20090021338A1

    公开(公告)日:2009-01-22

    申请号:US11779424

    申请日:2007-07-18

    IPC分类号: H01H85/165

    摘要: An electrical fuse is formed on a semiconductor substrate and a first dielectric layer is formed over the electrical fuse. At least one opening is formed by lithographic methods and a reactive ion etch in the first dielectric layer down to a top surface of the electrical fuse or down to shallow trench isolation. A second dielectric layer is deposited by a non-conformal deposition. Thickness of the second dielectric layer on the sidewalls of the at least one opening increases with height so that at least one cavity encapsulated by the second dielectric layer is formed in the at least one opening. The at least one cavity provides enhanced thermal isolation of the electrical fuse since the cavity provides superior thermal isolation than a dielectric material.

    摘要翻译: 在半导体衬底上形成电熔丝,并在电熔丝上方形成第一电介质层。 至少一个开口通过光刻方法和第一电介质层中的反应离子蚀刻形成至电熔丝的顶表面或者至浅沟槽隔离。 通过非共形沉积沉积第二介电层。 至少一个开口的侧壁上的第二电介质层的厚度随着高度而增加,使得在至少一个开口中形成由第二介电层包封的至少一个空腔。 至少一个空腔提供了电熔丝的增强的热隔离,因为空腔提供比电介质材料更好的热隔离。

    METHOD AND STRUCTURE FOR RELIEVING TRANSISTOR PERFORMANCE DEGRADATION DUE TO SHALLOW TRENCH ISOLATION INDUCED STRESS
    10.
    发明申请
    METHOD AND STRUCTURE FOR RELIEVING TRANSISTOR PERFORMANCE DEGRADATION DUE TO SHALLOW TRENCH ISOLATION INDUCED STRESS 有权
    用于缓解晶体管分离诱导应力的晶体管性能降解的方法和结构

    公开(公告)号:US20090206442A1

    公开(公告)日:2009-08-20

    申请号:US12033322

    申请日:2008-02-19

    IPC分类号: H01L21/762 H01L23/58

    CPC分类号: H01L21/76232

    摘要: A method of forming shallow trench isolation (STI) regions for semiconductor devices, the method including defining STI trench openings within a semiconductor substrate; filling the STI trench openings with an initial trench fill material; defining a pattern of nano-scale openings over the substrate, at locations corresponding to the STI trench openings; transferring the pattern of nano-scale openings into the trench fill material so as to define a plurality of vertically oriented nano-scale openings in the trench fill material; and plugging upper portions of the nano-scale openings with additional trench fill material, thereby defining porous STI regions in the substrate.

    摘要翻译: 一种形成用于半导体器件的浅沟槽隔离(STI)区域的方法,所述方法包括在半导体衬底内限定STI沟槽开口; 用初始沟槽填充材料填充STI沟槽开口; 在对应于STI沟槽开口的位置处限定衬底上的纳米尺度开口的图案; 将纳米级开口的图案转移到沟槽填充材料中,以便在沟槽填充材料中限定多个垂直取向的纳米级开口; 并用另外的沟槽填充材料堵塞纳米级开口的上部,从而在衬底中限定多孔STI区域。