Apparatus for creating resistive pathways
    2.
    发明授权
    Apparatus for creating resistive pathways 有权
    用于创建电阻通路的装置

    公开(公告)号:US08687369B2

    公开(公告)日:2014-04-01

    申请号:US13629542

    申请日:2012-09-27

    IPC分类号: H05K7/20

    摘要: An apparatus configured to create a resistive pathway for an electronic assembly is disclosed. In one embodiment, the pathway can be formed with a resistive film in conjunction with a conductive adhesive and a coverlay. In another embodiment, the resistive film, the conductive adhesive and the coverlay can be relatively transparent. In yet another embodiment, the resistive pathway can couple directly with traces on an electronic assembly saving space and easing assembly.

    摘要翻译: 公开了一种被配置为创建用于电子组件的电阻通路的装置。 在一个实施例中,路径可以与导电粘合剂和覆盖层结合形成电阻膜。 在另一个实施例中,电阻膜,导电粘合剂和覆盖物可以是相对透明的。 在另一个实施例中,电阻通路可以直接耦合到电子组件上的迹线,从而节省空间和简化组件。

    Systems and methods for mura calibration preparation
    3.
    发明授权
    Systems and methods for mura calibration preparation 有权
    mura校准准备的系统和方法

    公开(公告)号:US09519164B2

    公开(公告)日:2016-12-13

    申请号:US13601529

    申请日:2012-08-31

    摘要: Systems and methods for calibrating an electronic display to reduce or eliminate artifacts are provided. One method for reducing or eliminating artifacts may involve baking the operational—but not yet fully calibrated—electronic display to reduce stray charge on the electronic display. After baking the display, the electronic display may be calibrated to reduce or eliminate flicker and/or mura artifacts

    摘要翻译: 提供了用于校准电子显示器以减少或消除伪影的系统和方法。 用于减少或消除伪像的一种方法可能包括烘烤操作但尚未完全校准的电子显示器以减少电子显示器上的杂散电荷。 在烘烤显示器之后,可以校准电子显示器以减少或消除闪烁和/或凹陷伪影

    Systems and methods for dynamic dwelling time for tuning display to reduce or eliminate mura artifact
    4.
    发明授权
    Systems and methods for dynamic dwelling time for tuning display to reduce or eliminate mura artifact 有权
    用于调整显示的动态住宅时间的系统和方法,以减少或消除mura伪影

    公开(公告)号:US08988471B2

    公开(公告)日:2015-03-24

    申请号:US13601801

    申请日:2012-08-31

    IPC分类号: G09G5/10

    摘要: Systems and methods for calibrating an electronic display to reduce or eliminate a mura artifact are provided. The mura artifact may be due to differential behavior of common voltage layers (VCOMs) in the electronic display. One method for reducing or eliminating the mura artifact may involve turning on an electronic display and programming pixels the electronic display to a uniform gray level. An initial luminance value may be determined and, after waiting a period of time, a subsequent luminance of the pixels may be measured. When a difference between the subsequent luminance and initial luminance is within a threshold, the mura artifact may be understood to have settled and the electronic display may be calibrated.

    摘要翻译: 提供了用于校准电子显示器以减少或消除mura伪影的系统和方法。 该mura伪影可能是由于电子显示器中的公共电压层(VCOM)的差异行为。 用于减少或消除凹陷假象的一种方法可以包括打开电子显示器并将电子显示器的像素编程为均匀的灰度级。 可以确定初始亮度值,并且在等待一段时间之后,可以测量像素的后续亮度。 当随后的亮度和初始亮度之间的差在阈值以内时,可以理解到mura伪影已经确定并且可以校准电子显示器。

    Systems and Methods for Dynamic Dwelling Time for Tuning Display to Reduce or Eliminate Mura Artifact
    5.
    发明申请
    Systems and Methods for Dynamic Dwelling Time for Tuning Display to Reduce or Eliminate Mura Artifact 有权
    动态停留时间的系统和方法用于调整显示以减少或消除Mura人工制品

    公开(公告)号:US20130329057A1

    公开(公告)日:2013-12-12

    申请号:US13601801

    申请日:2012-08-31

    IPC分类号: H04N17/00 H01R43/00 G09G5/10

    摘要: Systems and methods for calibrating an electronic display to reduce or eliminate a mura artifact are provided. The mura artifact may be due to differential behavior of common voltage layers (VCOMs) in the electronic display. One method for reducing or eliminating the mura artifact may involve turning on an electronic display and programming pixels the electronic display to a uniform gray level. An initial luminance value may be determined and, after waiting a period of time, a subsequent luminance of the pixels may be measured. When a difference between the subsequent luminance and initial luminance is within a threshold, the mura artifact may be understood to have settled and the electronic display may be calibrated.

    摘要翻译: 提供了用于校准电子显示器以减少或消除mura伪影的系统和方法。 该mura伪影可能是由于电子显示器中的公共电压层(VCOM)的差异行为。 用于减少或消除凹陷假象的一种方法可以包括打开电子显示器并将电子显示器的像素编程为均匀的灰度级。 可以确定初始亮度值,并且在等待一段时间之后,可以测量像素的后续亮度。 当随后的亮度和初始亮度之间的差在阈值以内时,可以理解到mura伪影已经确定并且可以校准电子显示器。

    Systems and Methods for Reducing or Eliminating Mura Artifact Using Contrast Enhanced Imagery
    6.
    发明申请
    Systems and Methods for Reducing or Eliminating Mura Artifact Using Contrast Enhanced Imagery 有权
    使用对比度增强图像减少或消除肌肉神器的系统和方法

    公开(公告)号:US20130328755A1

    公开(公告)日:2013-12-12

    申请号:US13601516

    申请日:2012-08-31

    IPC分类号: G09G3/36

    摘要: Systems, methods, and devices are provided to calibrate an electronic display to reduce or eliminate mura artifacts. Such mura artifacts may be due to differential behavior of multiple common voltage layers (VCOMs) of the display. One method for reducing or eliminating such muras may involve setting pixels of an electronic display to a gray level and setting an operating parameter of the liquid crystal display to a starting value. An image of the pixels may be captured. Using the image, an average luminance of the pixels may be determined and the image may be amplified around the average luminance to enhance contrast of the image. When the amplified image substantially does not indicates the presence of a mura, the value of the operating parameter may be stored in the electronic display.

    摘要翻译: 提供系统,方法和设备来校准电子显示器以减少或消除mura伪像。 这样的环境伪影可能是由于显示器的多个公共电压层(VCOM)的差异行为引起的。 用于减少或消除这种恶意的一种方法可能涉及将电子显示器的像素设置为灰度级并将液晶显示器的操作参数设置为起始值。 可以捕获像素的图像。 使用图像,可以确定像素的平均亮度,并且可以围绕平均亮度放大图像,以增强图像的对比度。 当放大的图像基本上不指示存在mura时,可以将操作参数的值存储在电子显示器中。

    Systems and methods for reducing or eliminating mura artifact using contrast enhanced imagery
    7.
    发明授权
    Systems and methods for reducing or eliminating mura artifact using contrast enhanced imagery 有权
    使用对比度增强图像减少或消除mura神器的系统和方法

    公开(公告)号:US09013384B2

    公开(公告)日:2015-04-21

    申请号:US13601516

    申请日:2012-08-31

    IPC分类号: G09G3/36

    摘要: Systems, methods, and devices are provided to calibrate an electronic display to reduce or eliminate mura artifacts. Such mura artifacts may be due to differential behavior of multiple common voltage layers (VCOMs) of the display. One method for reducing or eliminating such muras may involve setting pixels of an electronic display to a gray level and setting an operating parameter of the liquid crystal display to a starting value. An image of the pixels may be captured. Using the image, an average luminance of the pixels may be determined and the image may be amplified around the average luminance to enhance contrast of the image. When the amplified image substantially does not indicates the presence of a mura, the value of the operating parameter may be stored in the electronic display.

    摘要翻译: 提供系统,方法和设备来校准电子显示器以减少或消除mura伪像。 这样的环境伪影可能是由于显示器的多个公共电压层(VCOM)的差异行为引起的。 用于减少或消除这种恶意的一种方法可能涉及将电子显示器的像素设置为灰度级并将液晶显示器的操作参数设置为起始值。 可以捕获像素的图像。 使用图像,可以确定像素的平均亮度,并且可以围绕平均亮度放大图像,以增强图像的对比度。 当放大的图像基本上不指示存在mura时,可以将操作参数的值存储在电子显示器中。

    Systems and Methods for Mura Calibration Preparation
    8.
    发明申请
    Systems and Methods for Mura Calibration Preparation 有权
    Mura校准准备的系统和方法

    公开(公告)号:US20130328759A1

    公开(公告)日:2013-12-12

    申请号:US13601529

    申请日:2012-08-31

    IPC分类号: G09G3/36 G02F1/13

    摘要: Systems and methods for calibrating an electronic display to reduce or eliminate artifacts are provided. One method for reducing or eliminating artifacts may involve baking the operational—but not yet fully calibrated—electronic display to reduce stray charge on the electronic display. After baking the display, the electronic display may be calibrated to reduce or eliminate flicker and/or mura artifacts

    摘要翻译: 提供了用于校准电子显示器以减少或消除伪影的系统和方法。 用于减少或消除伪像的一种方法可能包括烘烤操作但尚未完全校准的电子显示器以减少电子显示器上的杂散电荷。 在烘烤显示器之后,可以校准电子显示器以减少或消除闪烁和/或凹陷伪影