THICK BOND PAD FOR CHIP WITH CAVITY PACKAGE
    2.
    发明申请
    THICK BOND PAD FOR CHIP WITH CAVITY PACKAGE 有权
    厚重的包装用于芯片

    公开(公告)号:US20110068424A1

    公开(公告)日:2011-03-24

    申请号:US12564996

    申请日:2009-09-23

    IPC分类号: H01L31/0232

    摘要: Disclosed herein an image sensor chip, including a substrate having at least one via extending through at least one inter layer dielectric (ILD); a first conductive layer over the ILD, wherein the first conductive layer has a first thickness; a second conductive layer over the first conductive layer, wherein the second conductive layer has a second thickness of less than the first thickness; a polymer layer over the second conductive layer, the polymer layer including a cavity; a plurality of cavity components in the cavity; and an optically transparent layer contacting the polymer layer and covering the cavity.

    摘要翻译: 本文公开了一种图像传感器芯片,包括具有延伸穿过至少一个层间电介质(ILD)的至少一个通孔的基板; ILD上的第一导电层,其中所述第一导电层具有第一厚度; 在所述第一导电层上的第二导电层,其中所述第二导电层具有小于所述第一厚度的第二厚度; 在所述第二导电层上的聚合物层,所述聚合物层包括空腔; 空腔中的多个空腔部件; 以及与聚合物层接触并覆盖空腔的光学透明层。

    CMOS imager with Cu wiring and method of eliminating high reflectivity interfaces therefrom
    3.
    发明授权
    CMOS imager with Cu wiring and method of eliminating high reflectivity interfaces therefrom 失效
    具有Cu布线的CMOS成像器和从其中消除高反射率界面的方法

    公开(公告)号:US07772028B2

    公开(公告)日:2010-08-10

    申请号:US11959841

    申请日:2007-12-19

    IPC分类号: H01L21/66

    摘要: A CMOS image sensor and method of fabrication wherein the sensor includes Copper (Cu) metallization levels allowing for incorporation of a thinner interlevel dielectric stack to result in a pixel array exhibiting increased light sensitivity. The CMOS image sensor includes structures having a minimum thickness of barrier layer metal that traverses the optical path of each pixel in the sensor array or, that have portions of barrier layer metal selectively removed from the optical paths of each pixel, thereby minimizing reflectance. That is, by implementing various block or single mask methodologies, portions of the barrier layer metal are completely removed at locations of the optical path for each pixel in the array. In a further embodiment, the barrier metal layer may be formed atop the Cu metallization by a self-aligned deposition.

    摘要翻译: CMOS图像传感器和制造方法,其中传感器包括铜(Cu)金属化水平,允许结合较薄的层间电介质堆叠以产生呈现增加的光灵敏度的像素阵列。 CMOS图像传感器包括具有穿过传感器阵列中的每个像素的光路的阻挡层金属的最小厚度的结构,或者具有从每个像素的光路中选择性地去除的阻挡层金属的部分,从而使反射率最小化的结构。 也就是说,通过实现各种块或单掩模方法,在阵列中的每个像素的光路的位置处完全去除了阻挡层金属的部分。 在另一个实施例中,阻挡金属层可以通过自对准沉积形成在Cu金属化之上。

    Method of fabricating photoconductor-on-active pixel device
    5.
    发明授权
    Method of fabricating photoconductor-on-active pixel device 有权
    制造感光体活性像素装置的方法

    公开(公告)号:US08753917B2

    公开(公告)日:2014-06-17

    申请号:US12967625

    申请日:2010-12-14

    IPC分类号: H01L31/112

    摘要: A design structure embodied in a machine readable medium used in a design process includes a first dielectric layer disposed on an intermediary layer, a first conductive pad portion and a first interconnect portion disposed on the first dielectric layer, a second dielectric layer disposed on the first dielectric layer, a first capping layer disposed on the first interconnect portion and a portion of the first conductive pad portion, a second capping layer disposed on the first capping layer and a portion of the second dielectric layer, an n-type doped silicon layer disposed on the second capping layer and the first conductive pad portion, an intrinsic silicon layer disposed on the n-type doped silicon layer, and a p-type doped silicon layer disposed on the intrinsic silicon layer.

    摘要翻译: 体现在设计过程中使用的机器可读介质中的设计结构包括设置在中间层上的第一介电层,设置在第一介电层上的第一导电焊盘部分和第一互连部分,设置在第一介电层上的第二介电层 电介质层,设置在第一互连部分上的第一覆盖层和第一导电焊盘部分的一部分,设置在第一覆盖层上的第二封盖层和第二介电层的一部分,设置n型掺杂硅层 在第二覆盖层和第一导电焊盘部分上,设置在n型掺杂硅层上的本征硅层和设置在本征硅层上的p型掺杂硅层。

    DELAMINATION AND CRACK RESISTANT IMAGE SENSOR STRUCTURES AND METHODS
    6.
    发明申请
    DELAMINATION AND CRACK RESISTANT IMAGE SENSOR STRUCTURES AND METHODS 有权
    分层和抗裂图像传感器结构与方法

    公开(公告)号:US20090302406A1

    公开(公告)日:2009-12-10

    申请号:US12132875

    申请日:2008-06-04

    IPC分类号: H01L31/00 H01L21/00

    摘要: A plurality of image sensor structures and a plurality of methods for fabricating the plurality of image sensor structures provide for inhibited cracking and delamination of a lens capping layer with respect to a planarizing layer within the plurality of image sensor structures. Particular image sensor structures and related methods include at least one dummy lens layer of different dimensions than active lens layer located over a circuitry portion of a substrate within the particular image sensor structures. Additional particular image sensor structures include at least one of an aperture within the planarizing layer and a sloped endwall of the planarizing layer located over a circuitry portion within the particular image sensor structures.

    摘要翻译: 多个图像传感器结构和用于制造多个图像传感器结构的多种方法提供了相对于多个图像传感器结构内的平坦化层的透镜封盖层的抑制性破裂和分层。 特定的图像传感器结构和相关方法包括与位于特定图像传感器结构内的衬底的电路部分之上的有源透镜层不同的至少一个虚拟透镜层。 另外特定的图像传感器结构包括平坦化层内的孔径和位于特定图像传感器结构内的电路部分上方的平坦化层的倾斜端壁中的至少一个。

    Delamination and crack resistant image sensor structures and methods
    9.
    发明授权
    Delamination and crack resistant image sensor structures and methods 有权
    分层和抗裂图像传感器的结构和方法

    公开(公告)号:US07928527B2

    公开(公告)日:2011-04-19

    申请号:US12132875

    申请日:2008-06-04

    IPC分类号: H01L29/72

    摘要: A plurality of image sensor structures and a plurality of methods for fabricating the plurality of image sensor structures provide for inhibited cracking and delamination of a lens capping layer with respect to a planarizing layer within the plurality of image sensor structures. Particular image sensor structures and related methods include at least one dummy lens layer of different dimensions than active lens layer located over a circuitry portion of a substrate within the particular image sensor structures. Additional particular image sensor structures include at least one of an aperture within the planarizing layer and a sloped endwall of the planarizing layer located over a circuitry portion within the particular image sensor structures.

    摘要翻译: 多个图像传感器结构和用于制造多个图像传感器结构的多种方法提供了相对于多个图像传感器结构内的平坦化层的透镜封盖层的抑制性破裂和分层。 特定的图像传感器结构和相关方法包括与位于特定图像传感器结构内的衬底的电路部分之上的有源透镜层不同的至少一个虚拟透镜层。 另外特定的图像传感器结构包括平坦化层内的孔径和位于特定图像传感器结构内的电路部分上方的平坦化层的倾斜端壁中的至少一个。

    Image sensor including spatially different active and dark pixel interconnect patterns
    10.
    发明授权
    Image sensor including spatially different active and dark pixel interconnect patterns 有权
    图像传感器包括空间不同的有源和暗像素互连图案

    公开(公告)号:US07825416B2

    公开(公告)日:2010-11-02

    申请号:US12423055

    申请日:2009-04-14

    IPC分类号: H01L29/786

    摘要: An interconnect layout, an image sensor including the interconnect layout and a method for fabricating the image sensor each use a first electrically active physical interconnect layout pattern within an active pixel region and a second electrically active physical interconnect layout pattern spatially different than the first electrically active physical interconnect layout pattern within a dark pixel region. The second electrically active physical interconnect layout pattern includes at least one electrically active interconnect layer interposed between a light shield layer and a photosensor region aligned therebeneath, thus generally providing a higher wiring density. The higher wiring density within the second layout pattern provides that that the image sensor may be fabricated with enhanced manufacturing efficiency and a reduction of metallization levels.

    摘要翻译: 互连布局,包括互连布局的图像传感器和用于制造图像传感器的方法各自使用有源像素区域内的第一电活性物理互连布局图案和在空间上不同于第一电活动的第二电活动物理互连布局图案 物理互连布局图案在暗像素区域内。 第二电活动物理互连布局图案包括插入在遮光层和在其下对准的光电传感器区域之间的至少一个电活动互连层,因此通常提供更高的布线密度。 在第二布局图案中更高的布线密度提供了图像传感器可以制造成具有增强的制造效率和金属化水平的降低。