-
公开(公告)号:US07750478B2
公开(公告)日:2010-07-06
申请号:US11808667
申请日:2007-06-12
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
CPC分类号: H01L24/12 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L24/11 , H01L2224/05001 , H01L2224/05009 , H01L2224/05022 , H01L2224/0508 , H01L2224/05147 , H01L2224/05166 , H01L2224/05181 , H01L2224/05548 , H01L2224/13025 , H01L2224/13099 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01018 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01078 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2224/05599
摘要: A semiconductor device with improved reliability and its manufacturing method is offered. The semiconductor device of this invention includes a semiconductor substrate, a pad electrode formed on the semiconductor substrate through an insulation layer made of silicon oxide, silicon nitride or the like, a supporting plate bonded to a top surface of the semiconductor substrate to cover the pad electrode and a via hole formed in the semiconductor substrate and extending from a back surface of the semiconductor substrate to the pad electrode, wherein an aperture of the via hole at a portion close to the pad electrode is larger than an aperture of the via hole at a portion close to the back surface of the semiconductor substrate.
摘要翻译: 提供了可靠性提高的半导体器件及其制造方法。 本发明的半导体器件包括半导体衬底,通过由氧化硅,氮化硅等形成的绝缘层在半导体衬底上形成的焊盘电极,接合到半导体衬底的顶表面以覆盖衬垫的支撑板 电极和形成在半导体衬底中并从半导体衬底的背表面延伸到焊盘电极的通孔,其中靠近焊盘电极的部分处的通孔的孔径大于通孔的孔径 靠近半导体衬底的背面的部分。
-
公开(公告)号:US07732925B2
公开(公告)日:2010-06-08
申请号:US11055707
申请日:2005-02-11
申请人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
发明人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
IPC分类号: H01L29/40
CPC分类号: H01L24/12 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L24/11 , H01L2224/05001 , H01L2224/05009 , H01L2224/05022 , H01L2224/0508 , H01L2224/05147 , H01L2224/05166 , H01L2224/05181 , H01L2224/05548 , H01L2224/13025 , H01L2224/13099 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01018 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01078 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2224/05599
摘要: A semiconductor device with improved reliability and its manufacturing method is offered. The semiconductor device of this invention includes a semiconductor substrate, a pad electrode formed on the semiconductor substrate through an insulation layer made of silicon oxide, silicon nitride or the like, a supporting plate bonded to a top surface of the semiconductor substrate to cover the pad electrode and a via hole formed in the semiconductor substrate and extending from a back surface of the semiconductor substrate to the pad electrode, wherein an aperture of the via hole at a portion close to the pad electrode is larger than an aperture of the via hole at a portion close to the back surface of the semiconductor substrate.
摘要翻译: 提供了可靠性提高的半导体器件及其制造方法。 本发明的半导体器件包括半导体衬底,通过由氧化硅,氮化硅等形成的绝缘层在半导体衬底上形成的焊盘电极,接合到半导体衬底的顶表面以覆盖衬垫的支撑板 电极和形成在半导体衬底中并从半导体衬底的背表面延伸到焊盘电极的通孔,其中靠近焊盘电极的部分处的通孔的孔径大于通孔的孔径 靠近半导体衬底的背面的部分。
-
公开(公告)号:US20050189637A1
公开(公告)日:2005-09-01
申请号:US11055707
申请日:2005-02-11
申请人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
发明人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
IPC分类号: H01L23/52 , H01L21/3205 , H01L21/60 , H01L21/768 , H01L23/12 , H01L23/31 , H01L23/48 , H01L23/495
CPC分类号: H01L24/12 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L24/11 , H01L2224/05001 , H01L2224/05009 , H01L2224/05022 , H01L2224/0508 , H01L2224/05147 , H01L2224/05166 , H01L2224/05181 , H01L2224/05548 , H01L2224/13025 , H01L2224/13099 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01018 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01078 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2224/05599
摘要: A semiconductor device with improved reliability and its manufacturing method is offered. The semiconductor device of this invention includes a semiconductor substrate, a pad electrode formed on the semiconductor substrate through an insulation layer made of silicon oxide, silicon nitride or the like, a supporting plate bonded to a top surface of the semiconductor substrate to cover the pad electrode and a via hole formed in the semiconductor substrate and extending from a back surface of the semiconductor substrate to the pad electrode, wherein an aperture of the via hole at a portion close to the pad electrode is larger than an aperture of the via hole at a portion close to the back surface of the semiconductor substrate.
摘要翻译: 提供了可靠性提高的半导体器件及其制造方法。 本发明的半导体器件包括半导体衬底,通过由氧化硅,氮化硅等形成的绝缘层在半导体衬底上形成的焊盘电极,接合到半导体衬底的顶表面以覆盖衬垫的支撑板 电极和形成在半导体衬底中并从半导体衬底的背表面延伸到焊盘电极的通孔,其中靠近焊盘电极的部分处的通孔的孔径大于通孔的孔径 靠近半导体衬底的背表面的部分。
-
公开(公告)号:US20070249158A1
公开(公告)日:2007-10-25
申请号:US11808667
申请日:2007-06-12
申请人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
发明人: Yoshio Okayama , Akira Suzuki , Koujiro Kameyama , Mitsuo Umemoto , Kenji Takahashi , Hiroshi Terao , Masataka Hoshino
IPC分类号: H01L21/4763
CPC分类号: H01L24/12 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L24/11 , H01L2224/05001 , H01L2224/05009 , H01L2224/05022 , H01L2224/0508 , H01L2224/05147 , H01L2224/05166 , H01L2224/05181 , H01L2224/05548 , H01L2224/13025 , H01L2224/13099 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01018 , H01L2924/01022 , H01L2924/01029 , H01L2924/01033 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01078 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2224/05599
摘要: A semiconductor device with improved reliability and its manufacturing method is offered. The semiconductor device of this invention includes a semiconductor substrate, a pad electrode formed on the semiconductor substrate through an insulation layer made of silicon oxide, silicon nitride or the like, a supporting plate bonded to a top surface of the semiconductor substrate to cover the pad electrode and a via hole formed in the semiconductor substrate and extending from a back surface of the semiconductor substrate to the pad electrode, wherein an aperture of the via hole at a portion close to the pad electrode is larger than an aperture of the via hole at a portion close to the back surface of the semiconductor substrate.
摘要翻译: 提供了可靠性提高的半导体器件及其制造方法。 本发明的半导体器件包括半导体衬底,通过由氧化硅,氮化硅等形成的绝缘层在半导体衬底上形成的焊盘电极,接合到半导体衬底的顶表面以覆盖衬垫的支撑板 电极和形成在半导体衬底中并从半导体衬底的背表面延伸到焊盘电极的通孔,其中靠近焊盘电极的部分处的通孔的孔径大于通孔的孔径 靠近半导体衬底的背面的部分。
-
公开(公告)号:US20050269704A1
公开(公告)日:2005-12-08
申请号:US11054603
申请日:2005-02-10
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
IPC分类号: H01L23/52 , H01L21/3205 , H01L21/60 , H01L21/768 , H01L23/12 , H01L23/48 , H01L29/74 , H01L21/4763
CPC分类号: H01L21/76898 , H01L23/481 , H01L27/14683 , H01L2224/05001 , H01L2224/05008 , H01L2224/05022 , H01L2224/05024 , H01L2224/05026 , H01L2224/05124 , H01L2224/05181 , H01L2224/05548 , H01L2224/05569 , H01L2224/05624 , H01L2224/05647 , H01L2224/16 , H01L2924/01078 , H01L2924/04941 , H01L2924/3025 , H01L2924/00014
摘要: This invention provides a semiconductor device and a manufacturing method thereof which can minimize deterioration of electric characteristics of the semiconductor device without increasing an etching process. In the semiconductor device of the invention, a pad electrode layer formed of a first barrier layer and an aluminum layer laminated thereon is formed on a top surface of a semiconductor substrate. A supporting substrate is further attached on the top surface of the semiconductor substrate. A second barrier layer is formed on a back surface of the semiconductor substrate and in a via hole formed from the back surface of the semiconductor substrate to the first barrier layer. Furthermore, a re-distribution layer is formed in the via hole so as to completely fill the via hole or so as not to completely fill the via hole. A ball-shaped terminal is formed on the re-distribution layer.
摘要翻译: 本发明提供一种半导体器件及其制造方法,其可以在不增加蚀刻工艺的情况下最小化半导体器件的电特性的劣化。 在本发明的半导体器件中,在半导体衬底的顶表面上形成由第一阻挡层和层叠在其上的铝层形成的焊盘电极层。 支撑衬底进一步附着在半导体衬底的顶表面上。 第二阻挡层形成在半导体衬底的背面和从半导体衬底的背面形成到第一阻挡层的通孔中。 此外,在通孔中形成再分布层,以便完全填充通孔或不完全填充通孔。 在再分配层上形成有球状的端子。
-
公开(公告)号:US07256497B2
公开(公告)日:2007-08-14
申请号:US11054603
申请日:2005-02-10
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
IPC分类号: H01L29/74 , H01L21/4763
CPC分类号: H01L21/76898 , H01L23/481 , H01L27/14683 , H01L2224/05001 , H01L2224/05008 , H01L2224/05022 , H01L2224/05024 , H01L2224/05026 , H01L2224/05124 , H01L2224/05181 , H01L2224/05548 , H01L2224/05569 , H01L2224/05624 , H01L2224/05647 , H01L2224/16 , H01L2924/01078 , H01L2924/04941 , H01L2924/3025 , H01L2924/00014
摘要: This invention provides a semiconductor device that can minimize deterioration of electric characteristics of the semiconductor device while minimizing the amount of etching required. In the semiconductor device of the invention, a pad electrode layer formed of a first barrier layer and an aluminum layer laminated thereon is formed on a top surface of a semiconductor substrate. A supporting substrate is further attached on the top surface of the semiconductor substrate. A second barrier layer is formed on a back surface of the semiconductor substrate and in a via hole formed from the back surface of the semiconductor substrate to the first barrier layer. Furthermore, a wiring layer is formed in the via hole so as to completely fill the via hole or so as not to completely fill the via hole. A ball-shaped terminal is formed on the wiring layer.
摘要翻译: 本发明提供一种能够最小化所需蚀刻量的半导体器件的电特性的劣化最小化的半导体器件。 在本发明的半导体器件中,在半导体衬底的顶表面上形成由第一阻挡层和层叠在其上的铝层形成的焊盘电极层。 支撑衬底进一步附着在半导体衬底的顶表面上。 第二阻挡层形成在半导体衬底的背面和从半导体衬底的背面形成到第一阻挡层的通孔中。 此外,在通孔中形成布线层,以便完全填充通孔或不完全填充通孔。 在布线层上形成球状端子。
-
公开(公告)号:US20050196957A1
公开(公告)日:2005-09-08
申请号:US11057413
申请日:2005-02-15
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
IPC分类号: H01L21/768 , H01L21/44
CPC分类号: H01L21/76898 , H01L2224/02372 , H01L2224/05548
摘要: This invention provides an etching method for preventing deformation of an opening without extremely lowering productivity. This invention has a process for bonding a supporting board on a front surface of a semiconductor substrate to cover a pad electrode formed on the semiconductor substrate with a silicon oxide film interposed therebetween, a process for forming a via hole from a back surface of the semiconductor substrate to a surface of the pad electrode, a process for forming a first opening in the semiconductor substrate to a position where the silicon oxide film is not exposed with using etching gas containing SF6 and O2 at least, and a process for forming a second opening in the semiconductor substrate to a position where the silicon oxide film is exposed with using etching gas containing C4F8 and SF6 at least.
摘要翻译: 本发明提供一种用于防止开口变形而不降低生产率的蚀刻方法。 本发明具有将半导体衬底的前表面上的支撑板接合以覆盖形成在半导体衬底上的衬垫电极的工艺,其中介于其间的氧化硅膜,用于从半导体的背面形成通孔的工艺 衬底到焊盘电极的表面,用于在半导体衬底中形成第一开口到使用含有SF 6和O 3的蚀刻气体不暴露氧化硅膜的位置的工艺, 2&gt;中所述的方法,以及在所述半导体衬底中形成第二开口的工艺,其中所述氧化硅膜暴露于使用含有C 4 C 8的蚀刻气体的位置处, / SUB>和SF <6>至少。
-
公开(公告)号:US08278213B2
公开(公告)日:2012-10-02
申请号:US11054616
申请日:2005-02-10
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
CPC分类号: H01L24/10 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L24/13 , H01L27/14636 , H01L27/1469 , H01L2224/05001 , H01L2224/05009 , H01L2224/05022 , H01L2224/05024 , H01L2224/05124 , H01L2224/05147 , H01L2224/05548 , H01L2224/05624 , H01L2224/05644 , H01L2224/05655 , H01L2224/13 , H01L2224/13099 , H01L2224/16 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01019 , H01L2924/01022 , H01L2924/01029 , H01L2924/01032 , H01L2924/01033 , H01L2924/01072 , H01L2924/01073 , H01L2924/01074 , H01L2924/01075 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/014 , H01L2924/04941 , H01L2924/04953 , H01L2924/10253 , H01L2924/10329 , H01L2924/14 , H01L2924/00 , H01L2924/00014
摘要: This invention improves reliability of a semiconductor device and a manufacturing method thereof. A glass substrate is bonded on a surface of a silicon wafer formed with pad electrodes. Next, via holes are formed from a back surface of the silicon wafer to pad electrodes, and a groove is formed extending along a center line of a dicing line and penetrating the silicon wafer from its back surface. After then, in processes including heating treatment, cushioning pads, wirings, a solder mask, and solder balls are formed on the back surface of the silicon wafer. Finally, the silicon wafer bolstered by the glass substrate is separated into individual silicon dice by dicing.
摘要翻译: 本发明提高了半导体器件的可靠性及其制造方法。 在形成有焊盘电极的硅晶片的表面上接合玻璃基板。 接下来,从硅晶片的背面到焊盘电极形成通孔,沿着切割线的中心线延伸并从其背面穿透硅晶片。 之后,在硅晶片的背面形成有包括加热处理的工艺,缓冲垫,布线,焊接掩模和焊球。 最后,由玻璃基板支撑的硅晶片通过切割分离成单独的硅片。
-
公开(公告)号:US20070254475A1
公开(公告)日:2007-11-01
申请号:US11822262
申请日:2007-07-03
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
IPC分类号: H01L21/4763
CPC分类号: H01L21/76898 , H01L23/481 , H01L27/14683 , H01L2224/05001 , H01L2224/05008 , H01L2224/05022 , H01L2224/05024 , H01L2224/05026 , H01L2224/05124 , H01L2224/05181 , H01L2224/05548 , H01L2224/05569 , H01L2224/05624 , H01L2224/05647 , H01L2224/16 , H01L2924/01078 , H01L2924/04941 , H01L2924/3025 , H01L2924/00014
摘要: This invention provides a semiconductor device and a manufacturing method thereof which can minimize deterioration of electric characteristics of the semiconductor device without increasing an etching process. In the semiconductor device of the invention, a pad electrode layer formed of a first barrier layer and an aluminum layer laminated thereon is formed on a top surface of a semiconductor substrate. A supporting substrate is further attached on the top surface of the semiconductor substrate. A second barrier layer is formed on a back surface of the semiconductor substrate and in a via hole formed from the back surface of the semiconductor substrate to the first barrier layer. Furthermore, a re-distribution layer is formed in the via hole so as to completely fill the via hole or so as not to completely fill the via hole. A ball-shaped terminal is formed on the re-distribution layer.
摘要翻译: 本发明提供一种半导体器件及其制造方法,其可以在不增加蚀刻工艺的情况下最小化半导体器件的电特性的劣化。 在本发明的半导体器件中,在半导体衬底的顶表面上形成由第一阻挡层和层叠在其上的铝层形成的焊盘电极层。 支撑衬底进一步附着在半导体衬底的顶表面上。 第二阻挡层形成在半导体衬底的背面和从半导体衬底的背面形成到第一阻挡层的通孔中。 此外,在通孔中形成再分布层,以便完全填充通孔或不完全填充通孔。 在再分配层上形成有球状的端子。
-
公开(公告)号:US07241679B2
公开(公告)日:2007-07-10
申请号:US11057413
申请日:2005-02-15
申请人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
发明人: Koujiro Kameyama , Akira Suzuki , Yoshio Okayama
IPC分类号: H01L21/44
CPC分类号: H01L21/76898 , H01L2224/02372 , H01L2224/05548
摘要: This invention provides an etching method for preventing deformation of an opening without extremely lowering productivity. This invention has a process for bonding a supporting board on a front surface of a semiconductor substrate to cover a pad electrode formed on the semiconductor substrate with a silicon oxide film interposed therebetween, a process for forming a via hole from a back surface of the semiconductor substrate to a surface of the pad electrode, a process for forming a first opening in the semiconductor substrate to a position where the silicon oxide film is not exposed with using etching gas containing SF6 and O2 at least, and a process for forming a second opening in the semiconductor substrate to a position where the silicon oxide film is exposed with using etching gas containing C4F8 and SF6 at least.
摘要翻译: 本发明提供一种用于防止开口变形而不降低生产率的蚀刻方法。 本发明具有将半导体衬底的前表面上的支撑板接合以覆盖形成在半导体衬底上的衬垫电极的工艺,其中介于其间的氧化硅膜,用于从半导体的背面形成通孔的工艺 衬底到焊盘电极的表面,用于在半导体衬底中形成第一开口到使用含有SF 6和O 3的蚀刻气体不暴露氧化硅膜的位置的工艺, 2&gt;中所述的方法,以及在所述半导体衬底中形成第二开口的工艺,其中所述氧化硅膜暴露于使用含有C 4 C 8的蚀刻气体的位置处, / SUB>和SF <6 SUB>。
-
-
-
-
-
-
-
-
-