Semiconductor device and method for fabricating the same
    1.
    发明授权
    Semiconductor device and method for fabricating the same 失效
    半导体装置及其制造方法

    公开(公告)号:US06399993B1

    公开(公告)日:2002-06-04

    申请号:US09786551

    申请日:2001-03-07

    IPC分类号: H01L2972

    CPC分类号: H01L21/76237 H01L21/8249

    摘要: In a bipolar transistor block, a base layer (20a) of SiGe single crystals and an emitter layer (26) of almost 100% of Si single crystals are stacked in this order over a collector diffused layer (9). Over both edges of the base layer (20a), a base undercoat insulating film (5a) and base extended electrodes (22) made of polysilicon are provided. The base layer (20a) has a peripheral portion with a thickness equal to that of the base undercoat insulating film (5a) and a center portion thicker than the peripheral portion. The base undercoat insulating film (5a) and gate insulating films (5b and 5c) for a CMOS block are made of the same oxide film. A stress resulting from a difference in thermal expansion coefficient between the SiGe layer as the base layer and the base undercoat insulating film 5a can be reduced, and a highly reliable BiCMOS device is realized.

    摘要翻译: 在双极晶体管块中,SiGe单晶的基极层(20a)和几乎100%的Si单晶的发射极层(26)依次层叠在集电极扩散层(9)上。 在基底层(20a)的两个边缘上设置有由多晶硅制成的基底底涂层绝缘膜(5a)和基底延伸电极(22)。 基底层(20a)具有与基底底涂层绝缘膜(5a)的厚度相等的周边部分和比周边部分厚的中心部分。 用于CMOS块的基底涂层绝缘膜(5a)和栅极绝缘膜(5b和5c)由相同的氧化物膜制成。 由于作为基底层的SiGe层与基底底涂层绝缘膜5a之间的热膨胀系数的差异导致的应力可以降低,并且实现了高可靠性的BiCMOS器件。

    Semiconductor device and method for fabricating the same
    2.
    发明授权
    Semiconductor device and method for fabricating the same 有权
    半导体装置及其制造方法

    公开(公告)号:US06713790B2

    公开(公告)日:2004-03-30

    申请号:US10212799

    申请日:2002-08-07

    IPC分类号: H01L31072

    摘要: In the method for fabricating a semiconductor device of the present invention, a collector layer of a first conductivity type is formed in a region of a semiconductor substrate sandwiched by device isolation. A collector opening is formed through a first insulating layer deposited on the semiconductor substrate so that the range of the collector opening covers the collector layer and part of the device isolation. A semiconductor layer of a second conductivity type as an external base is formed on a portion of the semiconductor substrate located inside the collector opening, while junction leak prevention layers of the same conductivity type as the external base are formed in the semiconductor substrate. Thus, the active region is narrower than the collector opening reducing the transistor area, while minimizing junction leak.

    摘要翻译: 在本发明的半导体装置的制造方法中,在被器件分离夹持的半导体基板的区域中形成有第一导电型的集电极层。 通过沉积在半导体衬底上的第一绝缘层形成集电极开口,使得集电极开口的范围覆盖集电极层和器件隔离的一部分。 在位于集电体开口内部的半导体基板的一部分上形成作为外部基底的第二导电类型的半导体层,同时在半导体衬底中形成与外部基底相同的导电类型的防漏层。 因此,有源区域比集电极开口窄,减小晶体管面积,同时最小化结漏电。

    Semiconductor device and method for fabricating the same
    3.
    发明授权
    Semiconductor device and method for fabricating the same 有权
    半导体装置及其制造方法

    公开(公告)号:US06455364B1

    公开(公告)日:2002-09-24

    申请号:US09526686

    申请日:2000-03-15

    IPC分类号: H01L218249

    摘要: In the method for fabricating a semiconductor device of the present invention, a collector layer of a first conductivity type is formed in a region of a semiconductor substrate sandwiched by device isolation. A collector opening is formed through a first insulating layer deposited on the semiconductor substrate so that the range of the collector opening covers the collector layer and part of the device isolation. A semiconductor layer of a second conductivity type as an external base is formed on a portion of the semiconductor substrate located inside the collector opening, while junction leak prevention layers of the same conductivity type as the external base are formed in the semiconductor substrate. Thus, the active region is narrower than the collector opening reducing the transistor area, while minimizing junction leak.

    摘要翻译: 在本发明的半导体装置的制造方法中,在被器件分离夹持的半导体基板的区域中形成有第一导电型的集电极层。 通过沉积在半导体衬底上的第一绝缘层形成集电极开口,使得集电极开口的范围覆盖集电极层和器件隔离的一部分。 在位于集电体开口内部的半导体基板的一部分上形成作为外部基底的第二导电类型的半导体层,同时在半导体衬底中形成与外部基底相同的导电类型的防漏层。 因此,有源区域比集电极开口窄,减小晶体管面积,同时最小化结漏电。

    Method of producing semiconductor crystal
    5.
    发明授权
    Method of producing semiconductor crystal 失效
    半导体晶体的制造方法

    公开(公告)号:US06987072B2

    公开(公告)日:2006-01-17

    申请号:US11009020

    申请日:2004-12-13

    IPC分类号: H01L21/31

    摘要: A method for fabricating a semiconductor crystal that has a first step for forming a semiconductor crystal layer (202) that contains carbon atoms and at least one kind of Group IV element other than carbon on a substrate (201), a second step for adding an impurity that is capable of reacting with oxygen to the semiconductor crystal layer (202), and a third step for removing the carbon atoms contained in the semiconductor crystal layer (202) by reacting the carbon with the impurity. This method makes it possible to fabricate a semiconductor crystal substrate in which the concentration of interstitial carbon atoms is satisfactorily reduced, thus resulting in excellent electrical properties when the substrate is applied to a semiconductor device.

    摘要翻译: 一种制造半导体晶体的方法,其具有在基板(201)上形成含有碳原子的半导体晶体层(202)和除了碳以外的至少一种第IV族元素的第一工序,第二工序用于添加 能够与氧反应的半导体晶体层(202)的杂质,以及通过使碳与杂质反应来除去半导体结晶层(202)中所含的碳原子的第三工序。 该方法可以制造其中间隙碳原子的浓度令人满意地降低的半导体晶体衬底,从而当将衬底应用于半导体器件时获得优异的电性能。

    Method for measuring semiconductor constituent element content and method for manufacturing a semiconductor device
    10.
    发明授权
    Method for measuring semiconductor constituent element content and method for manufacturing a semiconductor device 有权
    用于测量半导体构成元件含量的方法和用于制造半导体器件的方法

    公开(公告)号:US06858454B1

    公开(公告)日:2005-02-22

    申请号:US10674523

    申请日:2003-10-01

    IPC分类号: G01N21/21 G01N21/35 H01L21/66

    CPC分类号: G01N21/3563 G01N21/211

    摘要: A method for measuring semiconductor constituent element content utilizes the steps of: obtaining a film thickness of an SiGeC layer formed on a semiconductor substrate by evaluation using spectroscopic ellipsometry; measuring infrared absorption spectrum of the SiGeC layer; and obtaining a C content of the SiGeC layer based on the film thickness and the infrared absorption spectrum of the SiGeC layer. The method: obtaining an apparent Ge content of the SiGeC layer by evaluation using spectroscopic ellipsometry; and obtaining an actual Ge content of the SiGeC layer based on the apparent Ge content and the C content. The constituent element content of the SiGeC layer can be easily and accurately measured according to the above-mentioned method.

    摘要翻译: 一种测量半导体构成元件含量的方法采用以下步骤:通过使用分光椭圆偏光度法评估在半导体衬底上形成的SiGeC层的膜厚度; 测量SiGeC层的红外吸收光谱; 并根据SiGeC层的膜厚和红外吸收光谱获得SiGeC层的C含量。 该方法:通过使用分光椭偏仪评估获得SiGeC层的表观Ge含量; 并且基于表观Ge含量和C含量获得SiGeC层的实际Ge含量。 根据上述方法可以容易且精确地测量SiGeC层的构成元素含量。