Semiconductor device and process for producing the same
    2.
    发明授权
    Semiconductor device and process for producing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US06448620B2

    公开(公告)日:2002-09-10

    申请号:US09741812

    申请日:2000-12-22

    IPC分类号: H01L2701

    摘要: To provide a semiconductor device having a large allowable current, a demanded withstand voltage, and small output capacitance and resistance, the semiconductor device comprises a semiconductor layer formed on a semiconductor substrate, and the semiconductor layer includes a first conductivity type-drain region, a second conductivity type-well region apart from the drain region, a first conductivity type-source region in the well region apart from one end of the well region on the side of the drain region, a first conductivity type-drift region formed between one end of the well region and the drain region and in contact with the well region and the drain region, respectively, and a gate electrode formed spaced a gate oxide layer and on the well region located between the drift region and the source region; and the impurity concentration of the drift region decreases in the lateral direction and also in the vertical direction, respectively, as the distance from the drain region increases.

    摘要翻译: 为了提供具有大容许电流,所要求的耐受电压和小的输出电容和电阻的半导体器件,半导体器件包括形成在半导体衬底上的半导体层,并且半导体层包括第一导电类型 - 漏极区域, 与漏极区分离的第二导电类型 - 阱区,在与漏极区一侧的阱区的一端分开的阱区中的第一导电型 - 源极区,形成在漏极区的一端 和与阱区和漏极区分别接触的阱区和形成在栅极氧化物层之间以及位于漂移区和源极区之间的阱区上的栅极; 随着距离漏极区域的距离增加,漂移区域的杂质浓度分别在横向和垂直方向上减小。

    Process for fabricating a micro-electro-mechanical system with movable components
    6.
    发明申请
    Process for fabricating a micro-electro-mechanical system with movable components 有权
    用于制造具有可移动部件的微电机系统的工艺

    公开(公告)号:US20070128831A1

    公开(公告)日:2007-06-07

    申请号:US10572554

    申请日:2004-09-12

    IPC分类号: H01L21/30

    摘要: A process for fabricating a micro-electro-mechanical system (MEMS) composed of fixed components fixedly supported on a lower substrate and movable components movably supported on the lower substrate. The process utilizes an upper substrate separate from the lower substrate. The upper substrate is selectively etched in its top layer to form therein a plurality of posts which project commonly from a bottom layer of the upper substrate. The posts include the fixed components to be fixed to the lower substrate and the movable components which are resiliently supported only to one or more of the fixed components to be movable relative to the fixed components. The lower substrate is formed in its top surface with at least one recess. The upper substrate is then bonded to the top of the lower substrate upside down in such a manner as to place the fixed components directly on the lower substrate and to place the movable components upwardly of the recess. Finally, the bottom layer of the upper substrate is removed to release the movable components from the bottom layer for floating the movable components above the recess and allowing them to move relative to the lower substrate, while keeping the fixed components fixed to the top of the lower substrate.

    摘要翻译: 一种用于制造由固定地支撑在下基板上的固定部件和可移动地支撑在下基板上的可移动部件的微机电系统(MEMS)的制造方法。 该方法利用与下基板分开的上基板。 在其顶层中选择性地蚀刻上基板,以在其中形成多个从上基板的底层共同突出的柱。 支柱包括要固定到下基板的固定部件和仅弹性地支撑到一个或多个固定部件以相对于固定部件可移动的可动部件。 下基板在其顶表面上形成有至少一个凹部。 然后将上基板以这样的方式上下连接到下基板的顶部,以将固定部件直接放置在下基板上并将可移动部件放置在凹部的上方。 最后,去除上基板的底层以从底层释放可移动部件,用于使可移动部件浮动在凹部上方并允许​​它们相对于下基板移动,同时保持固定部件固定在 下基板。

    Process for fabricating a micro-electro-mechanical system with movable components
    7.
    发明授权
    Process for fabricating a micro-electro-mechanical system with movable components 有权
    用于制造具有可移动部件的微机电系统的工艺

    公开(公告)号:US07422928B2

    公开(公告)日:2008-09-09

    申请号:US10572554

    申请日:2004-09-12

    IPC分类号: H01L21/00 H02N1/00

    摘要: A process for fabricating a micro-electro-mechanical system (MEMS) composed of fixed components fixedly supported on a lower substrate and movable components movably supported on the lower substrate. The process utilizes an upper substrate separate from the lower substrate. The upper substrate is selectively etched in its top layer to form therein a plurality of posts which project commonly from a bottom layer of the upper substrate. The posts include the fixed components to be fixed to the lower substrate and the movable components which are resiliently supported only to one or more of the fixed components to be movable relative to the fixed components. The lower substrate is formed in its top surface with at least one recess. The upper substrate is then bonded to the top of the lower substrate upside down in such a manner as to place the fixed components directly on the lower substrate and to place the movable components upwardly of the recess. Finally, the bottom layer of the upper substrate is removed to release the movable components from the bottom layer for floating the movable components above the recess and allowing them to move relative to the lower substrate, while keeping the fixed components fixed to the top of the lower substrate.

    摘要翻译: 一种用于制造由固定地支撑在下基板上的固定部件和可移动地支撑在下基板上的可移动部件的微机电系统(MEMS)的制造方法。 该方法利用与下基板分开的上基板。 在其顶层中选择性地蚀刻上基板,以在其中形成多个从上基板的底层共同突出的柱。 支柱包括要固定到下基板的固定部件和仅弹性地支撑到一个或多个固定部件以相对于固定部件可移动的可动部件。 下基板在其顶表面上形成有至少一个凹部。 然后将上基板以这样的方式上下连接到下基板的顶部,以将固定部件直接放置在下基板上并将可移动部件放置在凹部的上方。 最后,去除上基板的底层以从底层释放可移动部件,用于使可移动部件浮动在凹部上方并允许​​它们相对于下基板移动,同时保持固定部件固定在 下基板。

    Method for manufacturing static induction type semiconductor device
enhancement mode power
    8.
    发明授权
    Method for manufacturing static induction type semiconductor device enhancement mode power 失效
    制造静电感应型半导体器件增强模式功率的方法

    公开(公告)号:US5177029A

    公开(公告)日:1993-01-05

    申请号:US767574

    申请日:1991-09-30

    IPC分类号: H01L21/335 H01L29/739

    CPC分类号: H01L29/66416 H01L29/7392

    摘要: A method for manufacturing a static induction type semiconductor device is to form gate zones on a surface side of a semiconductor substrate, to cover the surface including the gate zones with an oxide film, to form through the oxide film apertures for providing cathode zones in the substrate, the apertures respectively overlapping partly each gate zone, and to form the cathode zones with thermal diffusion of an impurity carried out through the apertures, the cathode zones thus partly overlapping the gate zones. Concentration of the impurity as well as the depth of the diffusion at thus made impurity diffusion zones can be thereby stabilized, and eventually electric characteristics of enhancement type, static induction type semiconductor device can be sufficiently made stable.

    摘要翻译: 静电感应型半导体器件的制造方法是在半导体衬底的表面侧上形成栅极区域,用氧化膜覆盖包括栅极区域的表面,以形成氧化膜孔,以在阴极区域中形成阴极区域 衬底,各个孔分别部分地叠置在每个栅极区上,并且通过穿过孔的杂质的热扩散形成阴极区,阴极区因此部分地与栅极区重叠。 由此可以使由此制造的杂质扩散区域的杂质浓度以及扩散深度稳定,并且最终能够使增强型静电感应型半导体器件的电气特性充分稳定。

    Double-diffused metal-oxide semiconductor field effect transistor device
    9.
    发明授权
    Double-diffused metal-oxide semiconductor field effect transistor device 失效
    双扩散金属氧化物半导体场效应晶体管器件

    公开(公告)号:US5055895A

    公开(公告)日:1991-10-08

    申请号:US433976

    申请日:1989-11-09

    摘要: A double-diffused metal-oxide-semiconductor field effect transistor (DMOSFET) device comprising an insulating layer having an opening on the top surface of a semiconductor wafer, channel regions and well regions and source regions formed through two stage deffusions of impurity materials respectively of a different conductivity type from and the same conductivity type as the wafer and carried out through the opening, and further comprising gate, source and drain electrodes which are formed after mashes provided on a surface area where the drain regions and the source electrode regions that are to be connected to the well regions and source regions and a further ion-implantation of an impurity material of the same conductivity type as the wafer into the channel regions, with the threshold voltage controlled to achieve a depletion type. The channel regions are relatively lower in the carrier corcentration than the other parts in the well regions to achieve a high breakdown voltage notwithstanding that the device is of the depletion type.

    Method for manufacturing a depletion type double-diffused metal-oxide
semiconductor field effect transistor device
    10.
    发明授权
    Method for manufacturing a depletion type double-diffused metal-oxide semiconductor field effect transistor device 失效
    耗尽型双扩散金属氧化物半导体场效应晶体管器件的制造方法

    公开(公告)号:US4902636A

    公开(公告)日:1990-02-20

    申请号:US294787

    申请日:1989-01-09

    摘要: A method for manufacturing double-diffused metal-oxide-semiconductor field effect transistor (DMOSFET) device is to form an insulating layer having an opening in top surface on a semiconductor wafer, channel regions and well regions and source regions through two stage diffusions of impurity materials respectively of a different conductivity type from and the same conductivity type as the wafer and carried out through the opening, and further gate, source and drain electrodes are formed after masks provided on a surface area where the drain regions and the source electrode regions that are to be connected to the well regions and source regions and a further ion-implantation of an impurity material of the same conductivity type as the wafer into the channel regions, with the threshold voltage controlled to achieve a depletion type. The channel regions are relatively lower in the carrier concentration than the other parts in the well regions to achieve a high breakdown voltage notwithstanding that the device is of the depletion type.

    摘要翻译: 制造双扩散金属氧化物半导体场效应晶体管(DMOSFET)器件的方法是通过两级杂质形成在半导体晶片,沟道区域,阱区域和源极区域的顶表面上具有开口的绝缘层 分别具有与晶片不同的导电类型的材料和与晶片相同的导电类型的材料,并通过开口进行,并且在设置在漏极区域和源极电极区域的表面区域上的掩模之后形成另外的栅极,源极和漏极电极, 将其连接到阱区域和源极区域以及将与晶片相同的导电类型的杂质材料进一步离子注入沟道区域中,其中阈值电压被控制以实现耗尽型。 沟道区域的载流子浓度相对于阱区域中的其它部分相对较低,以达到高的击穿电压,尽管该装置是耗尽型的。