发明公开
- 专利标题: Trench EEPROM cell
- 专利标题(中): 沟槽EEPROM单元
-
申请号: EP93103255.1申请日: 1993-03-02
-
公开(公告)号: EP0562307A3公开(公告)日: 1994-09-07
- 发明人: Acovic, Alexandre , Hsu, Ching-Hsiang , Wu, Being Song
- 申请人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 申请人地址: Old Orchard Road Armonk, N.Y. 10504 US
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: Old Orchard Road Armonk, N.Y. 10504 US
- 代理机构: Schäfer, Wolfgang, Dipl.-Ing.
- 优先权: US855956 19920323
- 主分类号: H01L27/115
- IPC分类号: H01L27/115 ; H01L29/788 ; H01L21/82 ; G11C16/04
摘要:
The objects of the present invention are accomplished by merging a MOSFET device and a floating gate into a three dimensional trench structure. The trench device cell has four vertical sides and bottom. The bottom of the trench forms the channel region (103) of the transfer FET of the EEPROM cell. The heavily doped source and drain regions (47,50) are formed on two vertical sidewalls of the trench (45) and oppositely face each other. The heavily doped regions cover the entire sidewall and have a depth which is greater than the trench depth so that the channel region (103) is defined by the bottom of the trench. The remaining two vertical sidewalls of the trench (45) are formed by isolation oxide (70). A first silicon dioxide layer covers the bottom of the trench (45) and forms part of the gate oxide (105) of the cell device. A second silicon dioxide layer (100) covers the vertical sidewalls of the trench. The second silicon dioxide layer is relatively thin with respect to the gate oxide layer (105). The second silicon dioxide layer (100) separates the source and drain regions (47,50) from the floating gate (110) which overlays both the first and second silicon dioxide layers. The floating gate (110) overlaps all four trench sidewalls and substantially increases the coupling between the floating gate (110) and a control gate (40). The control gate (40) overlies the floating gate (110) and the control gate is separated from the floating gate by a separate dielectric layer (115). The second silicon dioxide layer (100) is relatively thin so that tunneling of electrons between the vertical sidewalls which incorpoate the source and drain regions (47,50) and the floating gate (110) will occur. Tunnelling is the mechanism which charges and discharges the floating gate. The trench EEPROM memory structure occupies a small amount of surface are a while maintaining a high coupling ratio between the control gate (40) and the floating gate (110). The high coupling ratio between the floating gate and the control gate is maintained because the floating gate is butted to isolation oxide on two sides of the trench. The trench EEPROM memory structure of the present invention also reduces program and erase time because the floating gate can be programmed or charged through either the source or drain regions in many cells at one time.
公开/授权文献
- EP0562307A2 Trench EEPROM cell 公开/授权日:1993-09-29
信息查询
IPC分类: