发明公开
- 专利标题: Single-chip microcomputer
- 专利标题(中): 单片机
-
申请号: EP94112520.5申请日: 1994-08-10
-
公开(公告)号: EP0646873A3公开(公告)日: 1995-09-20
- 发明人: Kawasaki, Shumpei , Akao, Yasushi , Noguchi, Kouki , Hasegawa, Atsushi , Ohsuga, Hiroshi , Kurakazu, Keiichi , Matsubara, Kiyoshi , Hayakawa, Akio , Ito, Yoshitaka
- 申请人: HITACHI, LTD. , HITACHI MICROCOMPUTER SYSTEM LTD.
- 申请人地址: 6, Kanda Surugadai 4-chome Chiyoda-ku, Tokyo 100 JP
- 专利权人: HITACHI, LTD.,HITACHI MICROCOMPUTER SYSTEM LTD.
- 当前专利权人: HITACHI, LTD.,HITACHI MICROCOMPUTER SYSTEM LTD.
- 当前专利权人地址: 6, Kanda Surugadai 4-chome Chiyoda-ku, Tokyo 100 JP
- 代理机构: Strehl Schübel-Hopf Groening & Partner
- 优先权: JP255099/93 19930917; JP36472/94 19940209
- 主分类号: G06F13/40
- IPC分类号: G06F13/40 ; G06F15/78 ; G06F12/08 ; G06F13/42
摘要:
A single-chip microcomputer comprising: a first bus having a central processing unit and a cache memory connected therewith; a second bus having a dynamic memory access control circuit and an external bus interface connected therewith; a break controller for connecting the first bus and the second bus selectively; a third bus having a peripheral module connected therewith and having a lower-speed bus cycle than the bus cycles of the first and second buses; and a bus state controller for effecting a data transfer and a synchronization between the second bus and the third bus. The single-chip microcomputer has the three divided internal buses to reduce the load capacity upon the signal transmission paths so that the signal transmission can be accomplished at a high speed. Moreover, the peripheral module required to have no operation speed is isolated so that the power dissipation can be reduced.
公开/授权文献
- EP0646873B1 Single-chip microcomputer 公开/授权日:2008-10-08
信息查询