- 专利标题: Semiconductor memory device
-
申请号: EP98201556.2申请日: 1992-04-16
-
公开(公告)号: EP0877381A2公开(公告)日: 1998-11-11
- 发明人: Dosaka, Katsumi, c/o Mitsubishi Denki K.K. LSI , Kumanoya, Masaki, c/o Mitsubishi Denki K.K. LSI , Yamazaki, Akira, c/o Mitsubishi Denki K.K. LSI , Iwamoto, Hisashi, c/o Mitsubishi Denki K.K. LSI , Konishi, Yasuhiro, c/o Mitsubishi Denki K.K. LSI , Hayano, Kouji, Mitsubishi Denki KK. Kitaitami Sei. , Abe, Hideaki, Mitsubishi Denki KK. Kitaitami Sei. , Himukashi, Katsumitsu, Mitsubishi Elec.Eng.Co.Ltd. , Ishizuka, Yasuhiro, Mitsubishi Elec.Eng.Co.Ltd. , Saiki, Tsukasa, Mitsubishi Elec. Eng. Co. Ltd.
- 申请人: MITSUBISHI DENKI KABUSHIKI KAISHA , MITSUBISHI ELECTRIC ENGINEERING CO., LTD.
- 申请人地址: 2-3, Marunouchi 2-chome Chiyoda-ku Tokyo JP
- 专利权人: MITSUBISHI DENKI KABUSHIKI KAISHA,MITSUBISHI ELECTRIC ENGINEERING CO., LTD.
- 当前专利权人: MITSUBISHI DENKI KABUSHIKI KAISHA,MITSUBISHI ELECTRIC ENGINEERING CO., LTD.
- 当前专利权人地址: 2-3, Marunouchi 2-chome Chiyoda-ku Tokyo JP
- 代理机构: Beresford, Keith Denis Lewis
- 优先权: JP85625/91 19910418; JP212140/91 19910823; JP242286/91 19910924; JP17809/92 19920203
- 主分类号: G11C11/00
- IPC分类号: G11C11/00 ; G11C11/418 ; G11C11/419
摘要:
A semiconductor memory device includes a DRAM (100), an SRAM (200) and a bi-direction transfer gate circuit (210) provided between SRAM (200) and DRAM (100). SRAM array (201; 560) includes a plurality of sets of word lines. Each set is provided in each row of SRAM array and each word line in each set is connected to a different group of memory cells of an associated row. An address signal for the SRAM and an address signal for the DRAM are separately applied to an address buffer (255). The semiconductor memory device further includes an additional function control circuit (229) for realizing a burst mode and a sleep mode. A data transfer path from DRAM to the SRAM and a data transfer path from the SRAM to the DRAM are separately provided in the bi-directional transfer gate circuit. Data writing paths (GIL) and (LIL) and data reading paths (LOL) and (GOL) are separately provided in the DRAM array. By the above described structure, operation of the buffer circuit is stopped in the sleep mode, reducing power consumption. Since data writing path and data reading path are separately provided in the DRAM array, addresses to the DRAM array can be applied in non-multiplexed manner, so that data can be transferred at high speed from the DRAM array to the SRAM array, enabling high speed operation even at a cache miss.
公开/授权文献
- EP0877381A3 Semiconductor memory device 公开/授权日:1999-07-07
信息查询