- 专利标题: Semiconductor integrated circuit device
-
申请号: EP98117000.4申请日: 1998-09-08
-
公开(公告)号: EP0907183A3公开(公告)日: 1999-09-29
- 发明人: Sasaki, Toshio , Tanaka, Yuji , Yanagisawa, Kazumasa , Tanaka, Hitoshi , Sato, Jun , Miyamoto, Takashi , Ohtsuka, Mariko , Nakanishi, Satoru , Ayukawa, Kazushige , Watanabe, Takao
- 申请人: Hitachi, Ltd. , Hitachi ULSI Systems Co.,Ltd.
- 申请人地址: 6 Kanda Surugadai 4-chome Chiyoda-ku, Tokyo 101-8010 JP
- 专利权人: Hitachi, Ltd.,Hitachi ULSI Systems Co.,Ltd.
- 当前专利权人: Hitachi, Ltd.,Hitachi ULSI Systems Co.,Ltd.
- 当前专利权人地址: 6 Kanda Surugadai 4-chome Chiyoda-ku, Tokyo 101-8010 JP
- 代理机构: Strehl Schübel-Hopf & Partner
- 优先权: JP286118/97 19971002
- 主分类号: G11C8/00
- IPC分类号: G11C8/00
摘要:
A RAM mounted so as to mix with logic circuits has a plurality of memory mats and one control circuit provided for the plurality of memory mats. Arithmetic circuits for respectively performing +1 or -1 arithmetic operation are respectively provided so as to correspond to the respective memory mats and are electrically connected in cascade form. An input terminal of the initial-stage arithmetic circuit is supplied with address-setting fixed address signals. Input signals supplied to the next and subsequent arithmetic circuits or signals outputted therefrom are defined as own-assigned address signals (those assigned to the corresponding memory mats). A comparator provided in association with each arithmetic circuit referred to above makes comparisons for coincidence between the address signals and address signals input upon memory access. The corresponding memory mat is selected based on the resultant coincidence signal.
公开/授权文献
- EP0907183B1 Semiconductor integrated circuit device 公开/授权日:2004-12-22
信息查询