发明公开
EP1203452A1 ADDRESS GENERATING DEVICE FOR USE IN MULTI-STAGE CHANNEL INTERLEAVER/DEINTERLEAVER
有权
地址发生装置用在多级信道交织器/解交织器
- 专利标题: ADDRESS GENERATING DEVICE FOR USE IN MULTI-STAGE CHANNEL INTERLEAVER/DEINTERLEAVER
- 专利标题(中): 地址发生装置用在多级信道交织器/解交织器
-
申请号: EP00942514.1申请日: 2000-07-13
-
公开(公告)号: EP1203452A1公开(公告)日: 2002-05-08
- 发明人: SU, Sung-Il , KIM, Beong-Jo
- 申请人: Samsung Electronics Co., Ltd.
- 申请人地址: 416 Maetan-dong,Paldal-gu Suwon City,Kyungki-do 442-370 KR
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: 416 Maetan-dong,Paldal-gu Suwon City,Kyungki-do 442-370 KR
- 代理机构: Grünecker, Kinkeldey, Stockmair & SchwanhäusserAnwaltssozietät
- 优先权: KR9929198 19990713
- 国际公布: WO0105040 20010118
- 主分类号: H03M13/27
- IPC分类号: H03M13/27
摘要:
An address generating device for addressing data stored in an interleaver memory in B rows and F columns, where F is not 2k for a positive integer k. A row counter being responsive to B clock pulses, outputs carry signal when the row counter count to B-1, outputs the 0 value when the first row address is outputting, outputs the added value of offset value F and previous output value of the row counter, and generates a counter reset signal when output the carry signal. The B is the number of rows. A column counter increases a count value in increments of one in response to the carry signal. A mapper permutates the output of the counter according to a predetermined permutation rule. An adder generates a read address by using the output of the row counter as the most significant bits (MSB) of the read address and by using the output of the mapper as the least significant bits (LSB) of the read address.
公开/授权文献
信息查询
IPC分类: