发明授权
- 专利标题: CLOCK MODE DETERMINATION IN A MEMORY SYSTEM
- 专利标题(中): 时钟模式确定在存储系统
-
申请号: EP08714615.5申请日: 2008-02-15
-
公开(公告)号: EP2127081B1公开(公告)日: 2012-04-11
- 发明人: GILLINGHAM, Peter, B. , ALLAN, Graham
- 申请人: MOSAID Technologies Incorporated
- 申请人地址: 11 Hines Road, Suite 203 Ottawa, ON K2K 2X1 CA
- 专利权人: MOSAID Technologies Incorporated
- 当前专利权人: MOSAID Technologies Incorporated
- 当前专利权人地址: 11 Hines Road, Suite 203 Ottawa, ON K2K 2X1 CA
- 代理机构: Lang, Johannes
- 优先权: US902003P 20070216
- 国际公布: WO2008098367 20080821
- 主分类号: H03K17/296
- IPC分类号: H03K17/296 ; G11C11/34 ; G11C16/02 ; G11C7/06 ; G11C7/10 ; G11C7/22 ; H03K5/13 ; H03L7/06
摘要:
A clock mode configuration circuit for a memory device is described. A memory system includes any number of memory devices serially connected to each other, where each memory device receives a clock signal. The clock signal can be provided either in parallel to all the memory devices or serially from memory device to memory device through a common clock input. The clock mode configuration circuit in each memory device is set to a parallel mode for receiving the parallel clock signal, and to a serial mode for receiving a source synchronous clock signal from a prior memory device. Depending on the set operating mode, the data input circuits will be configured for the corresponding data signal format, and the corresponding clock input circuits will be either enabled or disabled. The parallel mode and the serial mode is set by sensing a voltage level of a reference voltage provided to each memory device.
公开/授权文献
- EP2127081A1 CLOCK MODE DETERMINATION IN A MEMORY SYSTEM 公开/授权日:2009-12-02
信息查询
IPC分类: