发明公开
EP2494586A2 APPARATUS AND METHODS OF FORMING MEMORY LINES AND STRUCTURES USING DOUBLE SIDEWALL PATTERNING FOR FOUR TIMES HALF PITCH RELIEF PATTERNING
审中-公开
DEVICE AND METHOD FOR MEMORY线及生产和双侧板构造4X半间距浮雕结构构造
- 专利标题: APPARATUS AND METHODS OF FORMING MEMORY LINES AND STRUCTURES USING DOUBLE SIDEWALL PATTERNING FOR FOUR TIMES HALF PITCH RELIEF PATTERNING
- 专利标题(中): DEVICE AND METHOD FOR MEMORY线及生产和双侧板构造4X半间距浮雕结构构造
-
申请号: EP10774374.2申请日: 2010-10-26
-
公开(公告)号: EP2494586A2公开(公告)日: 2012-09-05
- 发明人: SCHEUERLEIN, Roy, E. , TANAKA, Yoichiro
- 申请人: Sandisk 3D LLC
- 申请人地址: 601 McCarthy Boulevard Milpitas, CA 95035 US
- 专利权人: Sandisk 3D LLC
- 当前专利权人: Sandisk 3D LLC
- 当前专利权人地址: 601 McCarthy Boulevard Milpitas, CA 95035 US
- 代理机构: Tothill, John Paul
- 优先权: US255080P 20091026; US255085P 20091026
- 国际公布: WO2011056529 20110512
- 主分类号: H01L21/033
- IPC分类号: H01L21/033
摘要:
The present invention provides apparatus, methods, and systems for fabricating memory lines and structures using double sidewall patterning for four times half pitch relief patterning. The invention includes forming features from a first template layer disposed above a substrate, forming half-pitch sidewall spacers adjacent the features, forming smaller features in a second template layer by using the half-pitch sidewall spacers as a hardmask, forming quarter-pitch sidewall spacers adjacent the smaller features, and forming conductor features from a conductor layer by using the quarter-pitch sidewall spacers as a hardmask. Numerous additional aspects are disclosed.
信息查询
IPC分类: