发明公开
EP2577407A2 METHOD AND APPARATUS FOR CONVERSION OF VOLTAGE VALUE TO DIGITAL WORD
有权
VERFAHREN UND VORRICHTUNG ZUR UMWANDLUNG EINES SPANNUNGSWERTES IN EIN DIGITALES WORT
- 专利标题: METHOD AND APPARATUS FOR CONVERSION OF VOLTAGE VALUE TO DIGITAL WORD
- 专利标题(中): VERFAHREN UND VORRICHTUNG ZUR UMWANDLUNG EINES SPANNUNGSWERTES IN EIN DIGITALES WORT
-
申请号: EP11779239.0申请日: 2011-06-05
-
公开(公告)号: EP2577407A2公开(公告)日: 2013-04-10
- 发明人: KOSCIELNIK, Dariusz , MISKOWICZ, Marek
- 申请人: Akademia Gomiczo-hutnicza Im. Stanislawa Staszica
- 申请人地址: Al. Mickiewicza 30 30-059 Kraków PL
- 专利权人: Akademia Gomiczo-hutnicza Im. Stanislawa Staszica
- 当前专利权人: Akademia Gomiczo-hutnicza Im. Stanislawa Staszica
- 当前专利权人地址: Al. Mickiewicza 30 30-059 Kraków PL
- 代理机构: Kacperski, Andrzej
- 优先权: PL39292410 20101110; PL39142110 20100605; PL39142010 20100605
- 国际公布: WO2011152745 20111208
- 主分类号: G04F10/00
- IPC分类号: G04F10/00
摘要:
The solution according to the invention consisting in conversion of a voltage value to a digital word of a number of bits equal to n is characterized in that the converted voltage value is first mapped to a portion of electric charge accumulated in the sampling capacitor (C-
n ) during the active state of the signal on the trigger input (InS) and the accumulated charge portion is next successively redistributed by the use of the current source (I) in the array (A) of binary-scaled capacitors (C
n-1 ,..., C
0 ) in the order of decreasing capacitances starting from the capacitor (C
n-1 ) having the highest capacitance value in the array (A). The process of charge redistribution is controlled by the control module (CM) on the basis of the output signals of the comparators (K1) and (K2) without the use of a clock while the value one is assigned to these bits (b
n-1 ,..., b
0 ) in the digital output word that correspond to the capacitors (C
n-1 ,..., C
0 ) on which the reference voltage (U
L) of a desired value has been obtained, and the value zero is assigned to the other bits.
n ) during the active state of the signal on the trigger input (InS) and the accumulated charge portion is next successively redistributed by the use of the current source (I) in the array (A) of binary-scaled capacitors (C
n-1 ,..., C
0 ) in the order of decreasing capacitances starting from the capacitor (C
n-1 ) having the highest capacitance value in the array (A). The process of charge redistribution is controlled by the control module (CM) on the basis of the output signals of the comparators (K1) and (K2) without the use of a clock while the value one is assigned to these bits (b
n-1 ,..., b
0 ) in the digital output word that correspond to the capacitors (C
n-1 ,..., C
0 ) on which the reference voltage (U
L) of a desired value has been obtained, and the value zero is assigned to the other bits.
公开/授权文献
信息查询