发明公开
- 专利标题: ZERO DRIFT, LIMITLESS AND ADJUSTABLE REFERENCE VOLTAGE GENERATION
- 专利标题(中): 无线电无线电无线电
-
申请号: EP16164181.6申请日: 2016-04-07
-
公开(公告)号: EP3079256A1公开(公告)日: 2016-10-12
- 发明人: LINDEMANN, Stig Alnøe , MADSEN, Dan Vinge
- 申请人: PR Electronics A/S
- 申请人地址: Lerbakken 10 8410 Rønde DK
- 专利权人: PR Electronics A/S
- 当前专利权人: PR Electronics A/S
- 当前专利权人地址: Lerbakken 10 8410 Rønde DK
- 代理机构: Gregersen, Niels Henrik
- 优先权: DK201570208 20150410
- 主分类号: H03F3/45
- IPC分类号: H03F3/45 ; H03F1/34 ; H02M3/157 ; H03F3/34 ; H03F3/347 ; H03F3/393 ; H03M1/82 ; H03G3/30
摘要:
A circuit for generation of a reference voltage for an electronic system, which circuit comprises at least one digital buffer (U21, U31, U32, U41, U51), a low pass filter (R21, C21; R31, C31; R41, C41; R51, C51) and an operational amplifier (OA21, OA31, OA41, OA51)), which circuit is adapted to revive an input in the form of a bandgap reference voltage into the digital buffer, which digital buffer is adapted to receive a digital input from a Pulse Width Modulated (PWM) signal, which digital buffer is adapted to generate an output signal adapted to be fed to the low pass filter, which output signal after filtration is adapted to be fed to a positive input terminal of the operational amplifier, which operational amplifier comprises a feedback circuit, which feedback circuit comprises at least one capacitor (C22, C32, C44, C54) adapted to be connected from an output terminal of the operational amplifier towards a negative input terminal of the operational amplifier so as to form an integrator, wherein the feedback circuit further comprises at least one chopped signal path (R22, S21; R33, R34, S32; R33, R35, C35, S31), which chopped signal is adapted to be modulated by the output signal of the digital buffer.
信息查询