- 专利标题: APPARATUS AND METHOD FOR ACCELERATING OPERATIONS IN A PROCESSOR WHICH USES SHARED VIRTUAL MEMORY
-
申请号: EP18169631.1申请日: 2012-03-30
-
公开(公告)号: EP3373105A1公开(公告)日: 2018-09-12
- 发明人: WEISSMANN, Eliezer , VAITHIANATHAN, Karthikeyan Karthik , ZACH, Yoav , GINZBURG, Boris , RONEN, Ronny
- 申请人: Intel Corporation
- 申请人地址: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- 代理机构: HGF Limited
- 主分类号: G06F1/00
- IPC分类号: G06F1/00 ; G06F9/06 ; G06F12/10 ; G06F13/14 ; G06F9/38 ; G06F12/1072 ; G06F12/084 ; G06F12/14 ; G06F3/06 ; G06F12/1027 ; G06F12/1081 ; G06F12/0811 ; G06F12/1009
摘要:
An apparatus and method are described for coupling a front end core to an accelerator component (e.g., such as a graphics accelerator). For example, an apparatus is described comprising: an accelerator comprising one or more execution units (EUs) to execute a specified set of instructions; and a front end core comprising a translation lookaside buffer (TLB) communicatively coupled to the accelerator and providing memory access services to the accelerator, the memory access services including performing TLB lookup operations to map virtual to physical addresses on behalf of the accelerator and in response to the accelerator requiring access to a system memory.
公开/授权文献
信息查询