- 专利标题: FLOATING POINT (FP) ADD LOW INSTRUCTIONS FUNCTIONAL UNIT
-
申请号: EP16879792.6申请日: 2016-11-23
-
公开(公告)号: EP3394730A1公开(公告)日: 2018-10-31
- 发明人: ANDERSON, Cristina S. , CORNEA-HASEGAN, Marius A. , OULD-AHMED-VALL, Elmoustapha , VALENTINE, Robert , CORBAL, Jesus , ASTAFEV, Nikita , CHARNEY, Mark J. , GIRKAR, Milind B. , GRADSTEIN, Amit , RUBANOVICH, Simon , SPERBER, Zeev
- 申请人: Intel Corporation
- 申请人地址: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: 2200 Mission College Boulevard Santa Clara, CA 95054 US
- 代理机构: Samson & Partner Patentanwälte mbB
- 优先权: US201514998366 20151223
- 国际公布: WO2017112308 20170629
- 主分类号: G06F9/30
- IPC分类号: G06F9/30
摘要:
An example processor includes a register and an ADD low functional unit. The register stores first, second, and third floating point (FP) values. The ADD low functional unit receives a request to perform an ADD low operation and, responsive to the request: adds the first FP value with the second FP value to obtain a first sum value; rounds the first sum value to generate an ADD value; adds the first FP value with the second FP value to obtain a second sum value; subtracts the ADD value from the second sum value to generate a difference value; normalizes the difference value to obtain a normalized difference value; rounds the normalized difference value to generate an ADD low value; and sends the ADD low value to an application.
公开/授权文献
- EP3394730B1 FLOATING POINT (FP) ADD LOW INSTRUCTIONS FUNCTIONAL UNIT 公开/授权日:2021-05-19
信息查询