- 专利标题: CLOCK-EMBEDDED VECTOR SIGNALING CODES
-
申请号: EP20155839.2申请日: 2015-03-02
-
公开(公告)号: EP3672176A1公开(公告)日: 2020-06-24
- 发明人: SHOKROLLAHI, Amin , SIMPSON, Richard , HOLDEN, Brian
- 申请人: Kandou Labs, S.A.
- 申请人地址: EPFL Innovation Park, Building I 1015 Lausanne CH
- 专利权人: Kandou Labs, S.A.
- 当前专利权人: Kandou Labs, S.A.
- 当前专利权人地址: EPFL Innovation Park, Building I 1015 Lausanne CH
- 代理机构: Rusby-Gale, Daniel Matthew
- 优先权: US201461946574P 20140228
- 主分类号: H04L25/49
- IPC分类号: H04L25/49
摘要:
Vector signaling codes providing guaranteed numbers of transitions per unit transmission interval are described, along with methods and systems for their generation and use. The described architecture may include multiple communications sub-systems, each having its own communications wire group or sub-channel, clock-embedded signaling code, pre- and post-processing stages to guarantee the desired code transition density, and global encoding and decoding stages to first distribute data elements among the sub-systems, and then to reconstitute the received data from its received sub-system elements.
公开/授权文献
- EP3672176B1 CLOCK-EMBEDDED VECTOR SIGNALING CODES 公开/授权日:2022-05-11
信息查询