Invention Grant
- Patent Title: Computer based system for verifying layout of semiconductor device and layout verify method thereof
-
Application No.: US14843491Application Date: 2015-09-02
-
Publication No.: US10095825B2Publication Date: 2018-10-09
- Inventor: Changho Han
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Gyeonggi-do
- Agency: Harness, Dickey & Pierce, P.L.C.
- Priority: KR10-2015-0012154 20150126
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
There is provided a method of verifying a Fin-based integrated circuit layout in a layout verifying system. The method includes receiving a layout corresponding to a specific integrated circuit unit, extracting one or more device codes from the layout, and synthesizing a code stream using the one or more extracted device codes according to a gate line sequence. Each device code is based on a corresponding gate line unit in the layout that includes an active region, gate lines, and a number of intersecting points with silicon fins of the layout.
Public/Granted literature
- US20160085903A1 COMPUTER BASED SYSTEM FOR VERIFYING LAYOUT OF SEMICONDUCTOR DEVICE AND LAYOUT VERIFY METHOD THEREOF Public/Granted day:2016-03-24
Information query