Invention Grant
- Patent Title: Double-masking technique for increasing fabrication yield in superconducting electronics
-
Application No.: US15456010Application Date: 2017-03-10
-
Publication No.: US10109673B2Publication Date: 2018-10-23
- Inventor: Sergey K. Tolpygo
- Applicant: Hypres, Inc.
- Applicant Address: US NY Elmsford
- Assignee: Hypres, Inc.
- Current Assignee: Hypres, Inc.
- Current Assignee Address: US NY Elmsford
- Agency: Tully Rinckey PLLC
- Agent Steven M. Hoffberg
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L27/18 ; H01L39/22 ; H01L39/24 ; H01L39/02 ; H01L39/12

Abstract:
An improved microfabrication technique for Josephson junctions in superconducting integrated circuits, based on the use of a double-layer lithographic mask for partial anodization of the side-walls and base electrode of the junctions. The top layer of the mask is a resist material, and the bottom layer is a dielectric material chosen so to maximize adhesion between the resist and the underlying superconducting layer, be etch-compatible with the underlying superconducting layer, and be insoluble in the resist and anodization processing chemistries. The superconductor is preferably niobium, under a silicon dioxide layer, with a conventional photoresist or electron-beam resist as the top layer. This combination results in a substantial increase in the fabrication yield of high-density superconducting integrated circuits, increase in junction uniformity and reduction in defect density. A dry etch more compatible with microlithography may be employed.
Public/Granted literature
- US20170179193A1 DOUBLE-MASKING TECHNIQUE FOR INCREASING FABRICATION YIELD IN SUPERCONDUCTING ELECTRONICS Public/Granted day:2017-06-22
Information query
IPC分类: