- 专利标题: Methods, apparatus, instructions and logic to provide permute controls with leading zero count functionality
-
申请号: US15912486申请日: 2018-03-05
-
公开(公告)号: US10162638B2公开(公告)日: 2018-12-25
- 发明人: Christopher J. Hughes , Mikhail Plotnikov , Andrey Naraikin , Robert Valentine
- 申请人: Christopher J. Hughes , Mikhail Plotnikov , Andrey Naraikin , Robert Valentine
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Nicholson De Vos Webster & Elliott LLP
- 主分类号: G06F9/30
- IPC分类号: G06F9/30 ; G06F9/38
摘要:
Instructions and logic provide SIMD permute controls with leading zero count functionality. Some embodiments include processors with a register with a plurality of data fields, each of the data fields to store a second plurality of bits. A destination register has corresponding data fields, each of these data fields to store a count of the number of most significant contiguous bits set to zero for corresponding data fields. Responsive to decoding a vector leading zero count instruction, execution units count the number of most significant contiguous bits set to zero for each of data fields in the register, and store the counts in corresponding data fields of the first destination register. Vector leading zero count instructions can be used to generate permute controls and completion masks to be used along with the set of permute controls, to resolve dependencies in gather-modify-scatter SIMD operations.
公开/授权文献
信息查询