Invention Grant
- Patent Title: Gate input protection for devices and systems comprising high power E-mode GaN transistors
-
Application No.: US15131309Application Date: 2016-04-18
-
Publication No.: US10290623B2Publication Date: 2019-05-14
- Inventor: John Roberts , Hugues Lafontaine
- Applicant: GaN Systems Inc.
- Applicant Address: CA Ottawa
- Assignee: GaN Systems Inc.
- Current Assignee: GaN Systems Inc.
- Current Assignee Address: CA Ottawa
- Agency: Miltons IP/p.i.
- Main IPC: H01L27/02
- IPC: H01L27/02

Abstract:
An integrated gate protection device P for a GaN power transistor D1 provides negative ESD spike protection. Protection device P comprises a smaller gate width wg enhancement mode GaN transistor Pm. The source of Pm is connected to its gate, the drain of Pm is connected to the gate input of D1, and the source of Pm is connected to the intrinsic source of D1. When the gate input voltage is taken negative below the threshold voltage for reverse conduction, Pm conducts and quenches negative voltage spikes. When device P comprises a plurality of GaN protection transistors P1 to Pn, connected in series, it turns on when the gate input voltage applied to the drain of P1 goes negative by more than the sum of the threshold voltages of P1 to Pn. The combined gate width of P1 to Pn is selected to limit the gate voltage excursion of D1.
Public/Granted literature
- US20160307886A1 GATE INPUT PROTECTON FOR DEVICES AND SYSTEMS COMPRISING HIGH POWER E-MODE GaN TRANSISTORS Public/Granted day:2016-10-20
Information query
IPC分类: