Invention Grant
- Patent Title: Increasing invalid to modified protocol occurrences in a computing system
-
Application No.: US15214895Application Date: 2016-07-20
-
Publication No.: US10303605B2Publication Date: 2019-05-28
- Inventor: Raanan Sade , Joseph Nuzman , Stanislav Shwartsman , Igor Yanover , Liron Zur
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Lowenstein Sandler LLP
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/00 ; G06F12/0815 ; G06F12/0893

Abstract:
An example system on a chip (SoC) includes a processor, a cache, and a main memory. The SoC can include a first memory to store data in a memory line, wherein the memory line is set to an invalid state. The processor can include a processor coupled to the first memory. The processor can determine that a data size of a first data set received from an application is within a data size range. The processor can determine that an aggregate data size of the first data set and a second data set received from the application is at least a same data size as data size of the memory line. The processor can perform an invalid-to-modify (I2M) operation to change the memory line from the invalid state to a modified state. The processor can write the first data set and the second data set to the memory line.
Public/Granted literature
- US20180024925A1 INCREASING INVALID TO MODIFIED PROTOCOL OCCURRENCES IN A COMPUTING SYSTEM Public/Granted day:2018-01-25
Information query