Invention Grant
- Patent Title: Power supply wiring in a semiconductor memory device
-
Application No.: US15709250Application Date: 2017-09-19
-
Publication No.: US10304497B2Publication Date: 2019-05-28
- Inventor: Mamoru Nishizaki
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G11C5/06
- IPC: G11C5/06 ; H01L23/528 ; G11C5/02 ; G11C7/12 ; G11C7/10 ; H01L23/522 ; G11C7/06

Abstract:
The present disclosure relates generally to the field of power supply wiring in a semiconductor device. In one embodiment, a semiconductor device is disclosed that includes, an uppermost metal layer including a power supply enhancing wiring, power supply wiring coupled to the power supply enhancing wiring through a via between the uppermost metal layer and a metal layer underlying the uppermost metal layer, and at least one memory device component disposed in vertical alignment with the via between the uppermost metal layer and the metal layer underlying the uppermost metal layer.
Public/Granted literature
- US20190057726A1 POWER SUPPLY WIRING IN A SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2019-02-21
Information query