Invention Grant
- Patent Title: Clock and signal distribution circuitry for displays
-
Application No.: US15684109Application Date: 2017-08-23
-
Publication No.: US10354607B2Publication Date: 2019-07-16
- Inventor: Kwang Soon Park , Pei-En Chang , Szu-Hsien Lee
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Treyz Law Group, P.C.
- Agent G. Victor Treyz; Joseph F. Guihan
- Main IPC: G09G3/36
- IPC: G09G3/36 ; G09G3/3233

Abstract:
A display may have an array of pixels. Rows of pixels may receive gate line signals over gate lines. Display driver circuitry may have an adjustable clock generator that generates a series of clock pulses with different respective fall times to help equalize kickback voltages in the pixels of different rows. Within each row, gate lines may be provided with multiple parallel lines shorted at a series of tap points to help equalize kickback voltages across the pixels of different columns. A clock path may be formed between the clock generator and gate driver circuits. The clock path may run along an edge of the array of pixels. To help equalize kickback voltages in the pixels of different rows, the clock path may have first and second parallel metal lines that are selectively shorted to each other at a series of tap point locations along the clock path.
Public/Granted literature
- US20180308445A1 Clock and Signal Distribution Circuitry for Displays Public/Granted day:2018-10-25
Information query
IPC分类: