Invention Grant
- Patent Title: Zero detection circuit and masked boolean or circuit
-
Application No.: US15272458Application Date: 2016-09-22
-
Publication No.: US10395063B2Publication Date: 2019-08-27
- Inventor: Franz Klug , Thomas Kuenemund
- Applicant: Infineon Technologies AG
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Agency: Viering, Jentschura & Partner MBB
- Priority: DE102015116049 20150923
- Main IPC: H04L29/06
- IPC: H04L29/06 ; G06F21/71 ; G06F7/00 ; G06F21/55 ; G06F21/62 ; H04L9/00 ; H03K5/1536 ; H03K5/22

Abstract:
A zero detection circuit includes a chain of masked OR circuits. Each masked OR circuit includes data inputs. Each data input is configured to receive a respective data input bit. Each masked OR circuit further includes an input mask input to receive one or more input masking bits, an output mask input to receive an output masking bit and a data output. The zero detection circuit is configured to output a bit equal to an OR combination, masked with the output masking bit, of the data input bits, each demasked with an input masking bit of the one or more input masking bits. One of the inputs of each masked OR circuit except the first masked OR circuit of the chain of masked OR circuits is coupled to the data output of the masked OR circuit preceding the masked OR circuit in the chain of masked OR circuits.
Public/Granted literature
- US20170083723A1 ZERO DETECTION CIRCUIT AND MASKED BOOLEAN OR CIRCUIT Public/Granted day:2017-03-23
Information query