Invention Grant
- Patent Title: Methods, systems, and computer program products for generating semiconductor circuit layouts
-
Application No.: US14966264Application Date: 2015-12-11
-
Publication No.: US10402528B2Publication Date: 2019-09-03
- Inventor: Chul-Hong Park , Su-Hyeon Kim , Sharma Deepak
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Agency: Muir Patent Law, PLLC
- Priority: KR10-2014-0183059 20141218
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method of generating electronic circuit layout data can include electronically providing data representing a first standard cell layout including a first scaling enhanced circuit layout in an electronic storage medium. The first scaling enhanced circuit layout included in the first standard cell layout can be electronically defined using a marker layer. The first scaling enhanced circuit layout can be electronically swapped for a second scaling enhanced circuit layout to electronically generate data representing a second standard cell layout in the electronic storage medium. The data representing the second standard cell layout can be electronically verified.
Public/Granted literature
- US20160180002A1 METHODS, SYSTEMS, AND COMPUTER PROGRAM PRODUCTS FOR GENERATING SEMICONDUCTOR CIRCUIT LAYOUTS Public/Granted day:2016-06-23
Information query