- 专利标题: Input/output buffer circuit with a protection circuit
-
申请号: US15015144申请日: 2016-02-04
-
公开(公告)号: US10566781B2公开(公告)日: 2020-02-18
- 发明人: Cheng-Chih Wang , Chai-Teck Gan
- 申请人: Nuvoton Technology Corporation
- 申请人地址: TW Hsinchu
- 专利权人: Nuvoton Technology Corporation
- 当前专利权人: Nuvoton Technology Corporation
- 当前专利权人地址: TW Hsinchu
- 代理机构: CKC & Partners Co., LLC
- 优先权: TW104112587A 20150420
- 主分类号: H02H3/20
- IPC分类号: H02H3/20
摘要:
An input/output (I/O) buffer circuit includes an I/O unit and a protection circuit. The I/O unit selectively receives and outputs signals based on an enable signal. The protection circuit generates a logic control signal to deactivate the I/O unit in a state where a voltage level of the I/O terminal is abnormal. The protection circuit includes a register. The register latches a logic signal corresponding to the voltage level of the I/O terminal in a state where the voltage level of the I/O terminal is abnormal, outputs the logic control signal based on the logic signal, and is preset to output the logic control signal based on the logic signal when a power-off state resumes to a power-on state.
公开/授权文献
- US20160308346A1 INPUT/OUTPUT BUFFER CIRCUIT 公开/授权日:2016-10-20
信息查询