- 专利标题: Method of manufacturing finfet devices using narrow and wide gate cut openings in conjunction with a replacement metal gate process
-
申请号: US15970217申请日: 2018-05-03
-
公开(公告)号: US10586860B2公开(公告)日: 2020-03-10
- 发明人: Jiehui Shu , Laertis Economikos , Xusheng Wu , John Zhang , Haigou Huang , Hui Zhan , Tao Han , Haiting Wang , Jinping Liu , Hui Zang
- 申请人: GLOBALFOUNDRIES INC.
- 申请人地址: KY Grand Cayman
- 专利权人: GLOBALFOUNDRIES INC.
- 当前专利权人: GLOBALFOUNDRIES INC.
- 当前专利权人地址: KY Grand Cayman
- 代理机构: Hoffman Warnick LLC
- 代理商 Francois Pagette
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L21/02 ; H01L21/306 ; H01L21/308 ; H01L21/8238 ; H01L21/3065
摘要:
In conjunction with a replacement metal gate (RMG) process for forming a fin field effect transistor (FinFET), gate isolation methods and associated structures leverage the formation of distinct narrow and wide gate cut regions in a sacrificial gate. The formation of a narrow gate cut between closely-spaced fins can decrease the extent of etch damage to interlayer dielectric layers located adjacent to the narrow gate cut by delaying the deposition of such dielectric layers until after formation of the narrow gate cut opening. The methods and resulting structures also decrease the propensity for short circuits between later-formed, adjacent gates.
公开/授权文献
信息查询
IPC分类: