Invention Grant
- Patent Title: Memory device and low breakdown voltage transistor
-
Application No.: US15366047Application Date: 2016-12-01
-
Publication No.: US10600799B2Publication Date: 2020-03-24
- Inventor: Shibun Tsuda , Tomohiro Yamashita
- Applicant: Renesas Electronics Corporation
- Applicant Address: JP Tokyo
- Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: McDermott Will & Emery LLP
- Priority: JP2016-001669 20160107
- Main IPC: H01L27/115
- IPC: H01L27/115 ; H01L29/06 ; H01L29/66 ; H01L29/78 ; H01L29/792 ; H01L21/28 ; H01L27/1157 ; H01L29/423 ; H01L27/088 ; H01L27/11573 ; H01L21/8234

Abstract:
When a memory cell is formed over a first fin and a low breakdown voltage transistor is formed over a second fin, the depth of a first trench for dividing the first fins in a memory cell region is made larger than that of a second trench for dividing the second fins in a logic region. Thereby, in the direction perpendicular to the upper surface of a semiconductor substrate, the distance between the upper surface of the first fin and the bottom surface of an element isolation region in the memory cell region becomes larger than that between the upper surface of the second fin and the bottom surface of the element isolation region in the logic region.
Public/Granted literature
- US20170200726A1 SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF Public/Granted day:2017-07-13
Information query
IPC分类: