Invention Grant
- Patent Title: Devices and methods of forming low resistivity noble metal interconnect
-
Application No.: US15785665Application Date: 2017-10-17
-
Publication No.: US10679937B2Publication Date: 2020-06-09
- Inventor: Xunyuan Zhang , Frank W. Mont , Errol Todd Ryan
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Thompson Hine LLP
- Agent Francois Pagette
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L23/532 ; H01L21/02 ; H01L21/285 ; H01L21/768 ; H01L23/528

Abstract:
Devices and methods of fabricating integrated circuit devices for forming low resistivity interconnects are provided. One method includes, for instance: obtaining an intermediate semiconductor interconnect device having a substrate, a cap layer, and a dielectric matrix including a set of trenches and a set of vias; depositing a barrier layer along a top surface of the semiconductor interconnect device; depositing and annealing a metal interconnect material over a top surface of the barrier layer, wherein the metal interconnect material fills the set of trenches and the set of vias; planarizing a top surface of the intermediate semiconductor interconnect device; exposing a portion of the barrier layer between the set of trenches and the set of vias; and depositing a dielectric cap. Also disclosed is an intermediate device formed by the method.
Public/Granted literature
- US20180040555A1 DEVICES AND METHODS OF FORMING LOW RESISTIVITY NOBLE METAL INTERCONNECT Public/Granted day:2018-02-08
Information query
IPC分类: