- 专利标题: All digital phase locked loop (ADPLL) with frequency locked loop
-
申请号: US16449711申请日: 2019-06-24
-
公开(公告)号: US10826505B1公开(公告)日: 2020-11-03
- 发明人: Ulrich Moehlmann , Andreas Johannes Köllmann , Christian Scherner
- 申请人: NXP B.V.
- 申请人地址: NL Eindhoven
- 专利权人: NXP B.V.
- 当前专利权人: NXP B.V.
- 当前专利权人地址: NL Eindhoven
- 主分类号: H03L7/099
- IPC分类号: H03L7/099 ; G04F10/00 ; H03L7/093
摘要:
A hardware device includes a frequency lock loop (FLL) that includes a phase loop filter, and a phase lock loop (PLL) such as an all digital PLL (ADPLL) that includes a frequency loop filter. A controller provides a first control signal to the FLL and a second control signal to the PLL when the device operates the same. The device can also include a digital controlled oscillator (DCO) and part of one or more of the FLL and the PLL. The FLL and the PLL include first and second filters, respectively. The filters are coupled to the DCO. A time-to-digital converter (TDC) and a divider receive an input from the DCO. The controller forms a first loop with the first filter, the TDC, and the divider, and the controller forms a second loop with the second filter, the TDC, and the divider.
信息查询