Invention Grant
- Patent Title: Offsetting capacitance of a digit line coupled to storage memory cells coupled to a sense amplifier using offset memory cells
-
Application No.: US16543315Application Date: 2019-08-16
-
Publication No.: US11145358B2Publication Date: 2021-10-12
- Inventor: Scott J. Derner
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Brooks, Cameron & Huebsch, PLLC
- Main IPC: G11C7/12
- IPC: G11C7/12 ; G11C11/4091 ; G11C11/408 ; G11C11/4094 ; G11C7/06 ; G11C8/08 ; G11C11/4099 ; G11C7/14

Abstract:
An apparatus includes a sense amplifier, a plurality of storage memory cells coupled to the sense amplifier via a first digit line, and a plurality of offset memory cells coupled to the sense amplifier via a second digit line. The plurality of storage memory cells and the plurality of offset memory cells can comprise an array of memory cells. Each of the storage memory cells and the offset memory cells can include a respective capacitor having a particular capacitance.
Public/Granted literature
- US20200075082A1 STORAGE AND OFFSET MEMORY CELLS Public/Granted day:2020-03-05
Information query