Invention Grant
- Patent Title: Internal node jumper for memory bit cells
-
Application No.: US16604807Application Date: 2017-06-20
-
Publication No.: US11205616B2Publication Date: 2021-12-21
- Inventor: Smita Shridharan , Zheng Guo , Eric A. Karl , George Shchupak , Tali Kosinovsky
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- International Application: PCT/US2017/038389 WO 20170620
- International Announcement: WO2018/236362 WO 20181227
- Main IPC: H01L23/528
- IPC: H01L23/528 ; H01L23/535 ; H01L27/092 ; H01L27/11

Abstract:
Memory bit cells having internal node jumpers are described. In an example, an integrated circuit structure includes a memory bit cell on a substrate. The memory bit cell includes first and second gate lines parallel along a second direction of the substrate. The first and second gate lines have a first pitch along a first direction of the substrate, the first direction perpendicular to the second direction. First, second and third interconnect lines are over the first and second gate lines. The first, second and third interconnect lines are parallel along the second direction of the substrate. The first, second and third interconnect lines have a second pitch along the first direction, where the second pitch is less than the first pitch. One of the first, second and third interconnect lines is an internal node jumper for the memory bit cell.
Public/Granted literature
- US20200098682A1 INTERNAL NODE JUMPER FOR MEMORY BIT CELLS Public/Granted day:2020-03-26
Information query
IPC分类: