Invention Grant
- Patent Title: Simplifying power sequencing for integrated circuits
-
Application No.: US16912539Application Date: 2020-06-25
-
Publication No.: US11294441B2Publication Date: 2022-04-05
- Inventor: Rajith Mavila , Venkata Suresh Perumalla , Kwok San Lee
- Applicant: NVIDIA CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA CORPORATION
- Current Assignee: NVIDIA CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Artegis Law Group, LLP
- Main IPC: G06F1/26
- IPC: G06F1/26 ; G06F13/40 ; G06F11/00

Abstract:
In various embodiments, rail decoupling circuits that are powered by an always on voltage rail allow a core voltage rail to power up independently of an I/O voltage rail without jeopardizing I/O pad circuits that are powered by the I/O voltage rail. In an embodiment, when the always on voltage rail is powered-up and a chip reset signal is asserted, the rail decoupling circuits drive control inputs of the I/O pad circuits based on default values. When the chip reset signal is de-asserted, the rail decoupling circuits drive the control inputs of the I/O pad circuits based on signals received from circuits powered by the core voltage rail. Because the rail decoupling circuits maintain control of the I/O pad circuits until the chip-reset is de-asserted, the core voltage rail can power up at any time before the chip-reset signal is de-asserted irrespective of when the I/O voltage rail powers up.
Public/Granted literature
- US20210405719A1 SIMPLIFYING POWER SEQUENCING FOR INTEGRATED CIRCUITS Public/Granted day:2021-12-30
Information query