- 专利标题: Stacked thin film transistors with nanowires
-
申请号: US16650153申请日: 2018-01-12
-
公开(公告)号: US11309400B2公开(公告)日: 2022-04-19
- 发明人: Seung Hoon Sung , Abhishek A. Sharma , Van H. Le , Gilbert Dewey , Jack T. Kavalieros , Tahir Ghani
- 申请人: INTEL CORPORATION
- 申请人地址: US CA Santa Clara
- 专利权人: INTEL CORPORATION
- 当前专利权人: INTEL CORPORATION
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Schwabe, Williamson & Wyatt, P.C.
- 国际申请: PCT/US2018/013570 WO 20180112
- 国际公布: WO2019/139615 WO 20190718
- 主分类号: H01L29/66
- IPC分类号: H01L29/66 ; H01L29/417 ; H01L29/423 ; H01L27/12 ; H01L29/786 ; H01L29/06
摘要:
Thin film transistor structures and processes are disclosed that include stacked nanowire bodies to mitigate undesirable short channel effects, which can occur as gate lengths scale down to sub-100 nanometer (nm) dimensions, and to reduce external contact resistance. In an example embodiment, the disclosed structures employ a gate-all-around architecture, in which the gate stack (including a high-k dielectric layer) wraps around each of the stacked channel region nanowires (or nanoribbons) to provide improved electrostatic control. The resulting increased gate surface contact area also provides improved conduction. Additionally, these thin film structures can be stacked with relatively small spacing (e.g., 1 to 20 nm) between nanowire bodies to increase integrated circuit transistor density. In some embodiments, the nanowire body may have a thickness in the range of 1 to 20 nm and a length in the range of 5 to 100 nm.
公开/授权文献
- US20200227535A1 STACKED THIN FILM TRANSISTORS WITH NANOWIRES 公开/授权日:2020-07-16
信息查询
IPC分类: