Invention Grant
- Patent Title: Pairing SIMD lanes to perform double precision operations
-
Application No.: US15342809Application Date: 2016-11-03
-
Publication No.: US11409536B2Publication Date: 2022-08-09
- Inventor: Bin He , YunXiao Zou , Jiasheng Chen , Michael Mantor
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Volpe Koenig
- Priority: CN201610918142.5 20161021
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30

Abstract:
A method and apparatus for performing a multi-precision computation in a plurality of arithmetic logic units (ALUs) includes pairing a first Single Instruction/Multiple Data (SIMD) block channel device with a second SIMD block channel device to create a first block pair having one-level staggering between the first and second channel devices. A third SIMD block channel device is paired with a fourth SIMD block channel device to create a second block pair having one-level staggering between the third and fourth channel devices. A plurality of source inputs are received at the first block pair and the second block pair. The first block pair computes a first result, and the second block pair computes a second result.
Public/Granted literature
- US20180113709A1 METHOD AND SYSTEM FOR PERFORMING LOW POWER AND LOW LATENCY MULTI-PRECISION COMPUTATION Public/Granted day:2018-04-26
Information query