Invention Grant
- Patent Title: Chip package structure and manufacturing method thereof
-
Application No.: US17156626Application Date: 2021-01-24
-
Publication No.: US11462452B2Publication Date: 2022-10-04
- Inventor: Pu-Ju Lin , Kai-Ming Yang , Cheng-Ta Ko
- Applicant: Unimicron Technology Corp.
- Applicant Address: TW Taoyuan
- Assignee: Unimicron Technology Corp.
- Current Assignee: Unimicron Technology Corp.
- Current Assignee Address: TW Taoyuan
- Agency: JCIPRNET
- Priority: TW109146419 20201228
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L23/31 ; H01L23/522 ; H01L21/56 ; H01L21/78

Abstract:
A chip package structure including a chip, a stress buffer layer, a first insulating layer, a redistribution layer, a second insulating layer, and a solder ball is provided. The chip has an active surface, a back surface and a peripheral surface. The stress buffer layer covers the active surface and the peripheral surface, and the first insulating layer is disposed on the back surface. A bottom surface of the stress buffer layer is aligned with the back surface of the chip. The redistribution layer is electrically connected to the chip through an opening of the stress buffer layer. The second insulating layer covers the stress buffer layer and the redistribution layer. The solder ball is disposed in a blind hole of the second insulating layer and electrically connected to the redistribution layer. A top surface of the solder ball protrudes from an upper surface of the second insulating layer.
Public/Granted literature
- US20220208631A1 CHIP PACKAGE STRUCTURE AND MANUFACTURING METHOD THEREOF Public/Granted day:2022-06-30
Information query
IPC分类: