Invention Grant
- Patent Title: Three-dimensional (3D) semiconductor memory device
-
Application No.: US17095821Application Date: 2020-11-12
-
Publication No.: US11521981B2Publication Date: 2022-12-06
- Inventor: Kwangyoung Jung , Sangyoun Jo , Kohji Kanamori , Jeehoon Han
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Agency: Volentine, Whitt & Francos, PLLC
- Priority: KR10-2020-0059307 20200518
- Main IPC: H01L27/11573
- IPC: H01L27/11573 ; H01L27/11556 ; H01L27/11582 ; G11C7/18 ; H01L27/11519 ; G11C16/08 ; H01L27/11534 ; H01L27/11565

Abstract:
A 3D semiconductor memory device includes a peripheral circuit structure including a first row decoder region, a second row decoder region, and a control circuit region between the first and second row decoder regions, a first electrode structure and a second electrode structure on the peripheral circuit structure, spaced apart in a first direction, and each including stacked electrodes, a mold structure on the peripheral circuit structure between the first and second electrode structures and including stacked sacrificial layers, vertical channel structures penetrating the first and second electrode structures, a separation insulating pattern provided between the first electrode structure and the mold structure and penetrating the mold structure, and a separation structure intersecting the first electrode structure in the first direction and extending to the separation insulating pattern, wherein a maximum width of the separation insulating pattern in a second direction is greater than a maximum width of the separation structure in the second direction.
Public/Granted literature
- US20210358935A1 THREE-DIMENSIONAL (3D) SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2021-11-18
Information query
IPC分类: