- Patent Title: Vertical transistor floating body one transistor DRAM memory cell
-
Application No.: US17026199Application Date: 2020-09-19
-
Publication No.: US11646372B2Publication Date: 2023-05-09
- Inventor: Alexander Reznicek , Karthik Balakrishnan , Bahman Hekmatshoartabari , Clint Jason Oteri
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Lou Percello, Attorney, PLLC
- Agent Daniel P. Morris; David Mattheis
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/161 ; H01L29/66 ; H01L27/108

Abstract:
A Vertical Field Effect Transistor (VFET) and/or a one transistor dynamic random access memory 1T DRAM that has a substrate with a horizontal substrate surface, a source disposed on the horizontal substrate surface, a drain, and a channel. The channel has a channel top, a channel bottom, a first channel side, a second channel side, and two channel ends. The channel top is connected to the drain. The channel bottom is connected to the source. The channel is vertical and perpendicular to the substrate surface.
A first gate stack interfaces with the first channel side and a second gate stack interfaces with the second channel side. A single external gate connection electrically connects the first gate stack and the second gate stack A gate bias (voltage) applied on the single external gate connection biases the first channel side in accumulation and biases the second channel side in inversion. The first gate stack is made of a first high-k dielectric layer and a first gate metal layer. The second gate stack is made of a second high-k dielectric layer and a second gate metal layer. The single external gate electrical connection is made to the first gate metal layer and the second gate metal layer. The first and second channel side can be made of the same or different materials. The first and second gate metal layer can be made of the same or different materials.
One of the channel ends forms a floating body region, i.e. a capacitance, used by the 1T DRAM.
A first gate stack interfaces with the first channel side and a second gate stack interfaces with the second channel side. A single external gate connection electrically connects the first gate stack and the second gate stack A gate bias (voltage) applied on the single external gate connection biases the first channel side in accumulation and biases the second channel side in inversion. The first gate stack is made of a first high-k dielectric layer and a first gate metal layer. The second gate stack is made of a second high-k dielectric layer and a second gate metal layer. The single external gate electrical connection is made to the first gate metal layer and the second gate metal layer. The first and second channel side can be made of the same or different materials. The first and second gate metal layer can be made of the same or different materials.
One of the channel ends forms a floating body region, i.e. a capacitance, used by the 1T DRAM.
Public/Granted literature
- US20220093794A1 VERTICAL TRANSISTOR FLOATING BODY ONE TRANSISTOR DRAM MEMORY CELL Public/Granted day:2022-03-24
Information query
IPC分类: