- Patent Title: Apparatuses, systems, and methods for identifying multi-bit errors
-
Application No.: US17348654Application Date: 2021-06-15
-
Publication No.: US11646751B2Publication Date: 2023-05-09
- Inventor: Markus H. Geiger , Matthew A. Prather , Sujeet Ayyapureddi , C. Omar Benitez , Dennis Montierth
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: H03M13/09
- IPC: H03M13/09 ; G06F11/10

Abstract:
Apparatuses, systems, and methods for multi-bit error detection. A memory device may store data bits and parity bits in a memory array. An error correction code (ECC) circuit may generate syndrome bits based on the data and parity bits and use the syndrome bits to correct up to a single bit error in the data and parity bits. A multi-bit error (MBE) detection circuit may detect an MBE in the data and parity based on at least one of the syndrome bits or the parity bits. For example, the MBE detection circuit may determine if the syndrome bits have a mapped or unmapped state and/or may compare the parity bits, data bits, and an additional parity bit to determine if there is an MBE. When an MBE is detected an MBE signal is activated. In some embodiments, an MBE flag may be set based on the MBE signal being active.
Public/Granted literature
- US20220399902A1 APPARATUSES, SYSTEMS, AND METHODS FOR IDENTIFYING MULTI-BIT ERRORS Public/Granted day:2022-12-15
Information query
IPC分类: