Invention Grant
- Patent Title: Recovery of a hierarchical functional representation of an integrated circuit
-
Application No.: US17239977Application Date: 2021-04-26
-
Publication No.: US11651126B2Publication Date: 2023-05-16
- Inventor: Adam G. Kimura , Andrew S. Elliott , Daniel A. Perkins
- Applicant: Battelle Memorial Institute
- Applicant Address: US OH Columbus
- Assignee: BATTELLE MEMORIAL INSTITUTE
- Current Assignee: BATTELLE MEMORIAL INSTITUTE
- Current Assignee Address: US OH Columbus
- Agency: Lippes Mathias LLP
- Main IPC: G06F30/00
- IPC: G06F30/00 ; G06F30/323 ; G06F30/327 ; G06F30/33 ; G06F117/06

Abstract:
A Register Transfer Level (RTL) representation is recovered from a netlist representing an integrated circuit (IC). The netlist is converted to a graph comprising nodes belonging to a set of node types and edges connecting the nodes. The set of node types includes an instance node type representing an electronic component and a wire node type representing signal transfer between components. The graph is converted to a standardized graph by replacing subgraphs of the graph with standardized subgraphs. An RTL representation of the standardized graph is generated by operations including building signal declarations in a hardware description language (HDL) from the wire nodes of the standardized graph and building signal assignments in the HDL from instance nodes of the standardized graph.
Public/Granted literature
- US20210240894A1 RECOVERY OF A HIERARCHICAL FUNCTIONAL REPRESENTATION OF AN INTEGRATED CIRCUIT Public/Granted day:2021-08-05
Information query