Invention Grant
- Patent Title: Apparatuses, systems, and methods for system on chip replacement mode
-
Application No.: US17590710Application Date: 2022-02-01
-
Publication No.: US11651815B2Publication Date: 2023-05-16
- Inventor: Katsuhiro Kitagawa , Yoshihito Morishita , Daigo Toyama , Takamasa Suzuki
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G11C11/408
- IPC: G11C11/408 ; G11C11/406

Abstract:
Apparatuses, systems, and methods for a system on chip (SoC) replacement mode. A memory device may be coupled to a SoC which may act as a controller of the memory. Commands and addresses may be sent along a command/address (CA) bus to a first decoder of the memory. The first decoder may use a first reference voltage to determine a value of signals along the CA bus. One of the pins of the CA bus may be coupled to a second decoder which may use a different second reference voltage. When the voltage on the pin exceeds the second reference voltage, the memory device may enter a SoC replacement mode, in which the memory may take various actions to preserve data integrity, while a new SoC comes online.
Public/Granted literature
- US20220157367A1 APPARATUSES, SYSTEMS, AND METHODS FOR SYSTEM ON CHIP REPLACEMENT MODE Public/Granted day:2022-05-19
Information query
IPC分类: