Invention Grant
- Patent Title: Semiconductor devices having gate isolation layers
-
Application No.: US17400358Application Date: 2021-08-12
-
Publication No.: US11664418B2Publication Date: 2023-05-30
- Inventor: Seonbae Kim , Woojin Lee , Seunghoon Choi
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Agency: Lee IP Law, P.C.
- Priority: KR 20210016530 2021.02.05
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L29/94 ; H01L29/06 ; H01L29/78 ; H01L29/423 ; H01L29/417

Abstract:
A semiconductor device includes active regions on a substrate, a gate structure intersecting the active regions, a source/drain region on the active regions and at a side surface of the gate structure, a gate spacer between the gate structure and the source/drain region, the gate spacer contacting the side surface of the gate structure, a lower source/drain contact plug connected to the source/drain region, a gate isolation layer on the gate spacer, an upper end of the gate isolation layer being at a higher level than an upper surface of the gate structure and an upper surface of the lower source/drain contact plug, a capping layer covering the gate structure, the lower source/drain contact plug, and the gate isolation layer, and an upper source/drain contact plug connected to the lower source/drain contact plug and extending through the capping layer.
Public/Granted literature
- US20220254880A1 SEMICONDUCTOR DEVICES HAVING GATE ISOLATION LAYERS Public/Granted day:2022-08-11
Information query
IPC分类: