- 专利标题: Memory architecture with DC biasing
-
申请号: US17168428申请日: 2021-02-05
-
公开(公告)号: US11676656B2公开(公告)日: 2023-06-13
- 发明人: Andy Wangkun Chen , Yew Keong Chong , Rajiv Kumar Sisodia , Sriram Thyagarajan
- 申请人: Arm Limited
- 申请人地址: GB Cambridge
- 专利权人: Arm Limited
- 当前专利权人: Arm Limited
- 当前专利权人地址: GB Cambridge
- 代理机构: Pramudji Law Group PLLC
- 代理商 Ari Pramudji
- 主分类号: G11C11/419
- IPC分类号: G11C11/419 ; G11C11/412
摘要:
Various implementations described herein are related to a device having memory circuitry with bitlines coupled to an array of bitcells. Also, the device may have first precharge circuitry that precharges the bitlines before a write cycle. Also, the device may have second precharge circuitry that precharges the bitlines after the write cycle.
公开/授权文献
- US20220254411A1 Memory Architecture with DC Biasing 公开/授权日:2022-08-11
信息查询
IPC分类: