Invention Grant
- Patent Title: Memory architecture with DC biasing
-
Application No.: US17168428Application Date: 2021-02-05
-
Publication No.: US11676656B2Publication Date: 2023-06-13
- Inventor: Andy Wangkun Chen , Yew Keong Chong , Rajiv Kumar Sisodia , Sriram Thyagarajan
- Applicant: Arm Limited
- Applicant Address: GB Cambridge
- Assignee: Arm Limited
- Current Assignee: Arm Limited
- Current Assignee Address: GB Cambridge
- Agency: Pramudji Law Group PLLC
- Agent Ari Pramudji
- Main IPC: G11C11/419
- IPC: G11C11/419 ; G11C11/412

Abstract:
Various implementations described herein are related to a device having memory circuitry with bitlines coupled to an array of bitcells. Also, the device may have first precharge circuitry that precharges the bitlines before a write cycle. Also, the device may have second precharge circuitry that precharges the bitlines after the write cycle.
Public/Granted literature
- US20220254411A1 Memory Architecture with DC Biasing Public/Granted day:2022-08-11
Information query
IPC分类: