Invention Grant
- Patent Title: Retaining cache entries of a processor core during a powered-down state
-
Application No.: US17091993Application Date: 2020-11-06
-
Publication No.: US11704248B2Publication Date: 2023-07-18
- Inventor: William L. Walker , Michael L. Golden , Marius Evers
- Applicant: ADVANCED MICRO DEVICES, INC.
- Applicant Address: US CA Santa Clara
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F12/0862
- IPC: G06F12/0862 ; G06F12/128 ; G06F12/1027 ; G06F1/3234 ; G06F12/0815 ; G06F12/1009 ; G06F12/0811

Abstract:
A processor core associated with a first cache initiates entry into a powered-down state. In response, information representing a set of entries of the first cache are stored in a retention region that receives a retention voltage while the processor core is in a powered-down state. Information indicating one or more invalidated entries of the set of entries is also stored in the retention region. In response to the processor core initiating exit from the powered-down state, entries of the first cache are restored using the stored information representing the entries and the stored information indicating the at least one invalidated entry.
Public/Granted literature
- US20210056031A1 RETAINING CACHE ENTRIES OF A PROCESSOR CORE DURING A POWERED-DOWN STATE Public/Granted day:2021-02-25
Information query
IPC分类: